• Title/Summary/Keyword: Sigma-Delta

Search Result 471, Processing Time 0.026 seconds

The Design of 1.2V $3^{rd}$ Order 4bit Sigma Delta Modulator with Improved Operating Time of High Speed DWA (고속 DWA의 동작시간을 개선한 1.2V $3^{rd}$ 4bit 시그마 델타 변조기 설계)

  • Yi, Soon-Jai;Kim, Sun-Hong;Cho, Sung-Ik
    • The Transactions of The Korean Institute of Electrical Engineers
    • /
    • v.57 no.6
    • /
    • pp.1081-1086
    • /
    • 2008
  • This paper presents the $3^{rd}$ 4bit sigma delta modulator with the block and timing diagrams of DWA(Data Weighted Averaging) to optimize a operating time. In the modulator, the proposed DWA structure has a stable operation and timing margin so as to remove three latches and another clock. Because the modulator with proposed DWA structure improve timing margin about 23%. It can increase sampling frequency up to 244MHz. Through the MATLAB modeling, the optimized coefficients are obtained to design the modulator. The fully differential SC integrators, DAC, switch, quantizer, and DWA are designed by considering the nonideal characteristics. The designed $3^{rd}$ order 4bit modulator has a power consumption of 40mW and SNR(signal to noise ratio) of 77.2dB under 1.2V supply and 64MHz sampling frequency.

A Study of Jitter Reduction for SDH Transmission System using Sigma-Delta Modulation

  • Han, Wook;Chang, Jin-Hyeon;Kim, Yung-Kwon
    • Journal of IKEEE
    • /
    • v.3 no.1 s.4
    • /
    • pp.126-132
    • /
    • 1999
  • The SDH (Synchronous Digital Hierarchy) has been rapidly acknowledged as a world wide transmission standard replacing the existing PDH infrastructure. A bit stuffing is used for synchronization between a PDH signal and a SDH node, and a pointer justification is used for synchronization between one SDH node and the other SDH node. During above processes - a bit stuffing and a pointer processing -, a stuffing jitter and a pointer Jitter are produced and the generated jitter can cause transmission error. In this study, a stuffing jitter and a pointer jitter are modeled and analyzed. A Sigma-Delta modulation is described and an advanced jitter reduction technique using a Sigma-Delta modulation technique in the Synchronizer, Pointer Processor and Desynchronizer is provided.

  • PDF

A 9 mW Highly-Digitized 802.15.4 Receiver Using Bandpass ∑Δ ADC and IF Level Detection

  • Kwon, Yong-Il;Park, Ta-Joon;Lee, Hai-Young
    • Journal of electromagnetic engineering and science
    • /
    • v.8 no.2
    • /
    • pp.76-83
    • /
    • 2008
  • A low power(9 mW) highly-digitized 2.4 GHz receiver for sensor network applications(IEEE 802.15.4 LR-WPAN) is realized by a $0.18{\mu}m$ CMOS process. We adopted a novel receiver architecture adding an intermediate frequency (IF) level detection scheme to a low-power complex fifth-order continuous-time(CT) bandpass L:tl modulator in order to digitalize the receiver. By the continuous-time bandpass architecture, the proposed $\Sigma\Delta$ modulator requires no additional anti-aliasing filter in front of the modulator. Using the IF detector, the achieved dynamic range(DR) of the over-all system is 95 dB at a sampling rate of 64 MHz. This modulator has a bandwidth of 2 MHz centered at 2 MHz. The power consumption of this receiver is 9.0 mW with a 1.8 V power supply.

Combined Dithered Sigma-Delta Modulation based Random PWM Switching Scheme

  • Kim, Seo-Hyeong;Choi, Woo-Jin;Choi, Se-Wan;Lee, Kyo-Beum
    • Journal of Power Electronics
    • /
    • v.9 no.5
    • /
    • pp.667-678
    • /
    • 2009
  • The PWM (Pulse Width Modulation) control signals have a drawback in that their power spectrum tends to be concentrated around the switching frequency and the resulting harmonic spikes cause an EMI (Electromagnetic Interference) and switching losses in semiconductors, etc. The SDM (Sigma-Delta Modulation) is a type of switching modulation used to reduce these harmonic spikes, and several SDM schemes are investigated in this paper. In the DSDM (Dithered SDM), the SDSDM (Space-Dithered SDM) and TDSDM (Time-Dithered SDM), the signals are classified by the location of their random dither additions. In these schemes, the switching frequency is spread by a random dither generator placed on the input or the output parts. Experimental results are presented where the advantages of the new proposed CDSDM (Combined Dithered SDM) are confirmed by applying to a buck converter.

A Design of ${\Delta}{\Sigma}$ Fractional-N Frequency Synthesizer Using Pulse Removed PFD for 802.11 n Standard (802.11n WLAN용 ${\Delta}{\Sigma}$ Fractional-N 주파수 합성기의 피드백 체인 설계)

  • Jeon, Boo-Won;Kim, Jong-Cheol;Roh, Hyung-Hwan;Park, Jun-Seok;Oh, Ha-Ryung;Seong, Young-Rak;Joung, Myoung-Sub
    • Proceedings of the KIEE Conference
    • /
    • 2008.10a
    • /
    • pp.161-162
    • /
    • 2008
  • 본 논문에서는 820.11n 규격에 적합한 Fractional-N 주파수 합성기를 설계하였다. 본 논문에서 설계한 주파수 합성기의 특징은 PFD(Phase Frequency Detector) 뒷단에 잔여 펄스를 제거하는 Pulse Remover를 연결하여 이중 궤환 Charge Pump의 안정도를 향상시켰으며, Charge Pump에서 동시에 발생하는 Up/Down 전류로 인한 Spike성 전류를 없앰으로서 스퓨리어스를 최소화 시켰다. Pulse Removed RFD를 사용함으로서 발생하는 PFD Deadzon문제는 2N+2분주와 2N-2분주기를 3차의 ${\Delta}{\Sigma}$ Modulator가 선택해줌으로 해결하였다. 삼성 0.18u 공정을 이용하여 설계 하였으며 각 블록은 Cadence spectre를 이용하여 검증하였다.

  • PDF

OSCILLATORY BEHAVIOR OF A CERTAIN CLASS OF SECOND-ORDER NONLINEAR PERTURBED DYNAMIC EQUATIONS ON TIME SCALES

  • Saker, Samir H.
    • Journal of the Korean Mathematical Society
    • /
    • v.47 no.4
    • /
    • pp.659-674
    • /
    • 2010
  • This paper is concerned with the asymptotic behavior of solutions of the second-order nonlinear perturbed dynamic equation $$(r(t)x^{\Delta}(t))^{\Delta}\;+\;F(t,\;x^{\sigma}))=G(t,\;x^{\sigma},\;(x^{\Delta})^{\sigma})$$ on a time scale $\mathbb{T}$. By using a new technique we establish some sufficient conditions which ensure that every solution oscillates or converges to zero. Our results improve the known oscillation results on the literature for the perturbed dynamic equations on time scales. Some examples illustrating our main results are given.

Characteristic of Vertical Stress in Sandy Soil according to Loading Types (재하방법에 따른 사질토 지반의 연직응력 특성)

  • Nam, Hyo-Seok;Lee, Sang-Ho;Kwon, Moo-Nam
    • Journal of The Korean Society of Agricultural Engineers
    • /
    • v.51 no.6
    • /
    • pp.83-90
    • /
    • 2009
  • This study was carried out to evaluate the vertical stress properties in sandy soil according to changes of loading type in soil bin compacted three layers. The following conclusions and comparisons have been made based on careful analysis from theoretical and experimental methods. : When sandy soil subjected to cycle-loading, compression of foundation and diffusion of vertical stress increment(${\Delta}{\sigma}_2$) were influenced by magnitude of loading plate. When sandy soil subjected to reloading after removing of pre-loading, the distribution of ${\Delta}{\sigma}_2$ depth at one time of loading plate width was different from its distribution at more deep point cause of load hysteresis, so in case of design of structure, the effect of ${\Delta}{\sigma}_2$ as depth must be considered. The increment of vertical stress will be different as loading condition and foundation depth, the loading condition must be considered in case of structure design.

The Implementation of Sigma-Delta ADC/DAC Digital Block

  • Park, Sang-Bong;Lee, Young Dae;Watanabe, Koki
    • International Journal of Internet, Broadcasting and Communication
    • /
    • v.5 no.2
    • /
    • pp.11-14
    • /
    • 2013
  • This paper describes the sigma-delta ADC/DAC digital block with two channels. The ADC block has comb filter and three half band filters. And the DAC block has 5th Cascaded-of-Integrators Feedback DSM. The ADC and DAC support I2S, RJ, LJ and selectable input data modes of 24bit, 20bit, and 16bit. It is fabricated with 0.35um Hynix standard CMOS cell library. The chip size is 3700*3700um. It has been verified using NC Verilog Simulator and Matlab Tool.

The Design of Sigma-Delta Modulator for audio signal application (음성신호 처리용 저주파 시그마 델타 변조기 설계)

  • 신경민;장흥석;정대영;정강민
    • Proceedings of the IEEK Conference
    • /
    • 2000.11b
    • /
    • pp.152-155
    • /
    • 2000
  • Oversampling modulators based on high-order sigma-delta modulation provide an effective means of achieving high-resolution A/D conversion in a VLSI technology. Because high-order noise shaping great]y reduces the quantization noise in the signal band. This paper introduces a third-order cascaded sigma-delta modulator that is stable for large input level. Modulator was simulated 3.3V single power supply voltage in 0.65$\mu\textrm{m}$ CMOS technology. It achieves 80㏈ SNR for a 20㎑ input signal bandwidth. A lock frequency is 3㎒ that is 80 oversampling ratio.

  • PDF

A Design of ${\Delta}{\Sigma}$ Fractional-N Frequency Synthesizer Using Pulse Removed PFD for 802.11n Standard (Pulse Removed PFD를 이용한 802.11n WLAN용 ${\Delta}{\Sigma}$ Fractional-N 주파수 합성기 설계)

  • Kim, Jong-Cheol;Jeon, Boo-Won;Roh, Hyung-Hwan;Park, Jun-Seok;Oh, Ha-Ryung;Seong, Young-Rak;Joung, Myeong-Sub
    • Proceedings of the KIEE Conference
    • /
    • 2008.07a
    • /
    • pp.1386-1388
    • /
    • 2008
  • 본 논문에서는 820.11n 규격에 적합한 Fractional-N 주파수 합성기를 설계하였다. 본 논문에서 설계한 주파수 합성기의 특징은 PFD(Phase Frequency Detector) 뒷단에 잔여 펄스를 제거하는 Pulse Remover를 연결하여 이중 궤환 Charge Pump의 안정도를 향상시켰으며, Charge Pump에서 동시에 발생하는 Up/Down 전류로 인한 Spike성 전류를 없앰으로서 스퓨리어스를 최소화 시켰다. Pulse Removed PFD를 사용함으로서 발생하는 PFD Deadzon문제는 2N+2분주와 2N-2분주기를 3차의 ${\Delta}{\Sigma}$ Modulator가 선택해줌으로 해결하였다. 삼성 0.18u 공정을 이용하여 설계 하였으며 각 블락은 Cadence spectre 를 이용하여 검증하였다.

  • PDF