• Title/Summary/Keyword: TSV(Through silicon via)

Search Result 97, Processing Time 0.025 seconds

Picoseconds Laser Drilling and Platform (피코초 레이저 드릴링 공정 및 플랫폼)

  • Suh, Jeong;Shin, Dong-Sig;Sohn, Hyon-Kee;Song, Jun-Yeob
    • Journal of the Korean Society for Precision Engineering
    • /
    • v.27 no.10
    • /
    • pp.40-44
    • /
    • 2010
  • Laser drilling is an enabling technology for Through Silicon Via (TSV) interconnect applications. Recent advances in picoseconds laser drilling of blind, micron sized vias in silicon is presented here highlighting some of the attractive features of this approach such as excellent sidewall quality. In this study, we dealt with comparison of heat affection around drilled hole between a picosecond laser and a nanosecond laser process under the UV wavelength. Points which special attention should be paid are that picosecond laser process lowered experimentally recast layer, surface debris and micro-crack around hole in comparison with nanosecond laser process. These finding suggests that laser TSV process has possibility to drill under $10{\mu}m$ via. Finally, the laser drilling platform was constructed successfully.

Collective laser-assisted bonding process for 3D TSV integration with NCP

  • Braganca, Wagno Alves Junior;Eom, Yong-Sung;Jang, Keon-Soo;Moon, Seok Hwan;Bae, Hyun-Cheol;Choi, Kwang-Seong
    • ETRI Journal
    • /
    • v.41 no.3
    • /
    • pp.396-407
    • /
    • 2019
  • Laser-assisted bonding (LAB) is an advanced technology in which a homogenized laser beam is selectively applied to a chip. Previous researches have demonstrated the feasibility of using a single-tier LAB process for 3D through-silicon via (TSV) integration with nonconductive paste (NCP), where each TSV die is bonded one at a time. A collective LAB process, where several TSV dies can be stacked simultaneously, is developed to improve the productivity while maintaining the reliability of the solder joints. A single-tier LAB process for 3D TSV integration with NCP is introduced for two different values of laser power, namely 100 W and 150 W. For the 100 W case, a maximum of three dies can be collectively stacked, whereas for the 150 W case, a total of six tiers can be simultaneously bonded. For the 100 W case, the intermetallic compound microstructure is a typical Cu-Sn phase system, whereas for the 150 W case, it is asymmetrical owing to a thermogradient across the solder joint. The collective LAB process can be realized through proper design of the bonding parameters such as laser power, time, and number of stacked dies.

High Speed Cu Filling into Tapered TSV for 3-dimensional Si Chip Stacking (3차원 Si칩 실장을 위한 경사벽 TSV의 Cu 고속 충전)

  • Kim, In Rak;Hong, Sung Chul;Jung, Jae Pil
    • Korean Journal of Metals and Materials
    • /
    • v.49 no.5
    • /
    • pp.388-394
    • /
    • 2011
  • High speed copper filling into TSV (through-silicon-via) for three dimensional stacking of Si chips was investigated. For this study, a tapered via was prepared on a Si wafer by the DRIE (deep reactive ion etching) process. The via had a diameter of 37${\mu}m$ at the via opening, and 32${\mu}m$ at the via bottom, respectively and a depth of 70${\mu}m$. $SiO_2$, Ti, and Au layers were coated as functional layers on the via wall. In order to increase the filling ratio of Cu into the via, a PPR (periodic pulse reverse) wave current was applied to the Si chip during electroplating, and a PR (pulse reverse) wave current was applied for comparison. After Cu filling, the cross sections of the vias was observed by FE-SEM (field emission scanning electron microscopy). The experimental results show that the tapered via was filled to 100% at -5.85 mA/$cm^2$ for 60 min of plating by PPR wave current. The filling ratio into the tapered via by the PPR current was 2.5 times higher than that of a straight via by PR current. The tapered via by the PPR electroplating process was confirmed to be effective to fill the TSV in a short time.

X-ray 시스템의 구성 및 TSV (Through Silicon Via) 결함 검출을 위한 응용

  • Kim, Myeong-Jin;Kim, Hyeong-Cheol
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 2014.02a
    • /
    • pp.108.1-108.1
    • /
    • 2014
  • 제품의 고성능 사양을 위해 초미소 크기(Nano Size)의 구조를 갖는 제품들이 일상에서 자주 등장한다. 대표 제품은 주변에서 쉽게 접할 수 있는 전자제품의 반도체 칩이다. 반도체 칩 소자 구조는 크기를 줄이는 것 외에도 적층을 통해 소자의 집적도를 높이는 방향으로 진화를 하고 있다. 복잡한 구조로 인해 발생되는 여러 반도체 결함 중에 TSV 결함은 현재 진화하는 반도체 칩의 구조를 대변하는 대표 결함이다. 이 결함을 효율적으로 검출하고 다루기 위해서는 초미소 크기(Nano Size)의 결함을 비파괴적인 방법으로 가시화하고 분석하는 장비가 필요하다. X-ray 시스템은 이러한 요구를 해결하는 훌룡한 한 방법이다. 이 논문에서는 X-ray 시스템의 구성 및 위의 TSV 결함을 검출하고 분석하기 위한 시스템의 특징에 대해 설명을 한다. X-ray 시스템은 크게 X선을 발생시키는 X선튜브와 대상 물체를 투과한 X선을 영상화하는 디텍터, 대상물체의 영상화를 위해 물체를 적절하게 구동시키는 이동장치로 구성되어 있다. 초미소크기(Nano Size)의 결함 검출을 위해서는 X선 튜브, 디텍터, 이동장치에 요구되는 사양의 복잡도, 정밀도는 이러한 시스템의 개발을 어렵게 만든다. 이 논문에서는 이러한 시스템을 개발 시에 시스템 핵심 요소의 특징을 분석한다.

  • PDF

Via Cleaning Process for Laser TSV process (Laser TSV 공정에 있어서 Via 세정에 관한 연구)

  • Seo, Won;Park, Jae-Hyun;Lee, Ji-Young;Cho, Min-Kyo;Kim, Gu-Sung
    • Journal of the Microelectronics and Packaging Society
    • /
    • v.16 no.1
    • /
    • pp.45-50
    • /
    • 2009
  • By Laser Through-Silicon-Via process, debris and particles occur when you are forming. Therefore the research of TSV cleaning become important to remove those particles and debris. Both chemical cleaning method that uses a surfactant and physical cleaning method that uses a brush were studied with the via of $30{\mu}m$ diameter and $100{\mu}m$ depth on the 8 inch CMOS Image Sensor wafer. On the DI water and a surfactant in mixture ratio of 2:1, debris show $73{\mu}m^2$ per $0.054mm^2$. Cleaning is superior by lower mixture ratio of DI water and surfactant. In addition, It is less than 5% of debris distribution in the laser condition changed by Laser's frequency and its speed and cleaning had no effect. In the physical cleaning, there are no crack and damage when the system condition is set by $1000{\sim}3000rpm$ strip, $50{\sim}3000rpm$ rinsing, and $200{\sim}300rpm$ brushing Therefore, debris and particles can be removed by enforced chemical method and physical method.

  • PDF

Artificial Intelligence Semiconductor and Packaging Technology Trend (인공지능 반도체 및 패키징 기술 동향)

  • Hee Ju Kim;Jae Pil Jung
    • Journal of the Microelectronics and Packaging Society
    • /
    • v.30 no.3
    • /
    • pp.11-19
    • /
    • 2023
  • Recently with the rapid advancement of artificial intelligence (AI) technologies such as Chat GPT, AI semiconductors have become important. AI technologies require the ability to process large volumes of data quickly, as they perform tasks such as big data processing, deep learning, and algorithms. However, AI semiconductors encounter challenges with excessive power consumption and data bottlenecks during the processing of large-scale data. Thus, the latest packaging technologies are required for AI semiconductor computations. In this study, the authors have described packaging technologies applicable to AI semiconductors, including interposers, Through-Silicon-Via (TSV), bumping, Chiplet, and hybrid bonding. These technologies are expected to contribute to enhance the power efficiency and processing speed of AI semiconductors.

High Speed Cu Filling Into TSV by Pulsed Current for 3 Dimensional Chip Stacking (3차원 실장용 TSV의 펄스전류 파형을 이용한 고속 Cu도금 충전)

  • Kim, In Rak;Park, Jun Kyu;Chu, Yong Cheol;Jung, Jae Pil
    • Korean Journal of Metals and Materials
    • /
    • v.48 no.7
    • /
    • pp.667-673
    • /
    • 2010
  • Copper filling into TSV (through-silicon-via) and reduction of the filling time for the three dimensional chip stacking were investigated in this study. A Si wafer with straight vias - $30\;{\mu}m$ in diameter and $60\;{\mu}m$ in depth with $200\;{\mu}m$ pitch - where the vias were drilled by DRIE (Deep Reactive Ion Etching) process, was prepared as a substrate. $SiO_2$, Ti and Au layers were coated as functional layers on the via wall. In order to reduce the time required complete the Cu filling into the TSV, the PPR (periodic pulse reverse) wave current was applied to the cathode of a Si chip during electroplating, and the PR (pulse-reverse) wave current was also applied for a comparison. The experimental results showed 100% filling rate into the TSV in one hour was achieved by the PPR electroplating process. At the interface between the Cu filling and Ti/ Au functional layers, no defect, such as a void, was found. Meanwhile, the electroplating by the PR current showed maximum 43% filling ratio into the TSV in an hour. The applied PPR wave form was confirmed to be effective to fill the TSV in a short time.