• Title/Summary/Keyword: SOI Wafer

Search Result 125, Processing Time 0.027 seconds

Study of Failure Mechanisms of Wafer Level Vacuum Packaging for MEMG Gyroscope Sensor (웨이퍼 레벨 진공 패키징된 MEMS 자이로스코프 센서의 파괴 인자에 관한 연구)

  • 좌성훈;김운배;최민석;김종석;송기무
    • Journal of the Microelectronics and Packaging Society
    • /
    • v.10 no.3
    • /
    • pp.57-65
    • /
    • 2003
  • In this study, we carry out reliability tests and investigate the failure mechanisms of the anodically bonded wafer level vacuum packaging (WLVP) MEMS gyroscope sensor. There are three failure mechanisms of WLVP: leakage, permeation and out-gassing. The leakage is caused by small dimension of the leak channel through the bonding interface and internal defects. The larger bonding width and the use of single crystalline silicon can reduce the leak rate. Silicon and glass wafer itself generates a large amount of outgassing including $H_2O$, $C_3H_5$, $CO_2$, and organic gases. Epi-poly wafer generates 10 times larger amount of outgassing than SOI wafer. The sandblasting process in the glass increases outgassing substantially. Outgassing can be minimized by pre-baking of the wafer in the vacuum oven before bonding process. An optimum pre-baking temperature of the wafers would be between $400^{\circ}C$ and $500^{\circ}C$.

  • PDF

SOl Pressure Sensors (SOI 압력(壓力)센서)

  • Chung, Gwiy-Sang;Ishida, Makoto;Nakamura, Tetsuro
    • Journal of Sensor Science and Technology
    • /
    • v.3 no.1
    • /
    • pp.5-11
    • /
    • 1994
  • This paper describes the characteristics of a piezoresistive pressure sensor fabricated on a SOI (Si-on-insulator) structure, in which the SOI structures of Si/$SiO_{2}$/Si and Si/$Al_{2}O_{3}$/Si were formed by SDB (Si-wafer direct bonding) technology and hetero-epitaxial growth, respectively. The SOI pressure sensors using the insulator of a SOI structure as the dielectrical isolation layer of piezoresistors, were operated at higher temperatures up to $300^{\circ}C$. In the case of pressure sensors using the insulator of a SOI structure as an etch-stop layer during the formation of thin Si diaphragms, the pressure sensitivity variation of the SOI pressure sensors was controlled to within a standard deviation of ${\pm}2.3%$ over 200 devices. Moreover, the pressure sensors fabricated on the double SOI ($Si/Al_{2}O_{3}/Si/SiO_{2}/Si$) structures formed by combining SDB technology with epitaxial growth also showed very excellent characteristics with high-temperature operation and high-resolution.

  • PDF

A High-performance X/Y-axis Microaccelerometer Fabricated on SOI Wafer without Footing Using the Sacrificial Bulk Micromachining (SBM) Process

  • Ko, Hyoung-Ho;Kim, Jong-Pal;Park, Sang-Jun;Kwak, Dong-Hun;Song, Tae-Yong;Setaidi, Dadi;Carr, William;Buss, James;Dan Cho, Dong-Il
    • 제어로봇시스템학회:학술대회논문집
    • /
    • 2003.10a
    • /
    • pp.2187-2191
    • /
    • 2003
  • In this paper, a x/y-axis accelerometer is fabricated, using the SBM process on a <111> SOI wafer. This fabrication method solves the problem of the footing phenomenon in the conventional SOI process for improved manufacturability and performance. The roughened lower parts as well as the loose silicon fragments due to the footing phenomenon are removed by the alkaline lateral etching step of the SBM process. The fabricated accelerometer has a demodulated signal-to-noise ratio of 92 dB, when 40Hz, 5 g input acceleration is applied. The noise equivalent input acceleration resolution and bandwidth are $125.59\;{\mu}g$ and over 100 Hz, respectively. The acceleration random walk is $12.5\;{\mu}g/\sqrt{Hz}$. The output linearity is measured to be 1.2 % FSO(Full Scale Output) at 40 Hz, and the input range is over ${\pm}\;10g$.

  • PDF

Fabrication of 3-Dimensional Microstructures for Bulk Micromachining by SDB and Electrochemical Etch-Stop (SDB와 전기화학적 식각정지에 의한 벌크 마이크로머신용 3차원 미세구조물 제작)

  • 정귀상;김재민;윤석진
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.15 no.11
    • /
    • pp.958-962
    • /
    • 2002
  • This paper reports on the fabrication of free-standing microstructures by DRIE (deep reactive ion etching). SOI (Si-on-insulator) structures with buried cavities are fabricated by SDB (Si-wafer direct bonding) technology and electrochemical etch-stop. The cavity was formed the upper handling wafer by Si anisotropic etch technique. SDB process was performed to seal the formed cavity under vacuum condition at -760 mmHg. In the SDB process, captured air and moisture inside of the cavities were removed by making channels towards outside. After annealing (100$0^{\circ}C$, 60 min.), the SDB SOI structure with a accurate thickness and a good roughness was thinned by electrochemical etch-stop in TMAH solution. Finally, it was fabricated free-standing microstructures by DRIE. This result indicates that the fabrication technology of free-standing microstructures by combination SDB, electrochemical etch-stop and DRIE provides a powerful and versatile alternative process for high-performance bulk micromachining in MEMS fields.

Fabrication of High-Temperature Si Hall Sensors Using Direct Bonding Technology (직접접합기술을 이용한 고온용 Si 홀 센서의 제작)

  • Chung, G.S.;Kim, Y.J.;Shin, H.K.;Kwon, Y.S.
    • Proceedings of the KIEE Conference
    • /
    • 1995.07c
    • /
    • pp.1431-1433
    • /
    • 1995
  • This paper describes the characteristics of Si Hall sensors fabricated on a SOI(Si-on-insulator} structure, in which the SOI structure was forrmed by SDB(Si-wafer direct bonding) technology. The Hall voltage and the sensitivity of implemented Si Hall devices show good linearity with respect to the applied magnetic flux density and supplied current. The product sensitivity of the SDB SOI Hall device is average $600V/A{\cdot}T$. In the temperature range of 25 to $300^{\circ}C$, the shifts of TCO(Temperature Coefficient of the Offset Voltage) and TCS(Temperature Coefficient of the product Sensitivity) are less than ${\pm}6.7{\times}10^{-3}/^{\circ}C$ and ${\pm}8.2{\times}10^{-4}/^{\circ}C$, respectively. From these results, Si Hall sensors using the SOI structure presented here are very suitable for high-temperature operation.

  • PDF

Dependency of Planarization Efficiency on Crystal Characteristic of Abrasives in Nano Ceria Slurry for Shallow Trench Isolation Chemical Mechanical Polishing (STI CMP용 나노 세리아 슬러리에서 연마입자의 결정특성에 따른 평탄화 효율의 의존성)

  • Kang, Hyun-Goo;Takeo Katoh;Kim, Sung-Jun;Ungyu Paik;Park, Jea-Gun
    • Proceedings of the Materials Research Society of Korea Conference
    • /
    • 2003.11a
    • /
    • pp.65-65
    • /
    • 2003
  • Chemical mechanical polishing (CMP) is one of the most important processes in recent ULSI (Ultra Large Scale Integrated Circuit) manufacturing technology. Recently, ceria slurries with surfactant have recently been used in STI-CMP,[1] became they have high oxide-to-nitride removal selectivity and widen the processing margin The role of the abrasives, however, on the effect of planarization on STI-CMP is not yet clear. In this study, we investigated how the crystal characteristic affects the planarization efficiency of wafer surface with controlling crystallite size and poly crystalline abrasive size independently.

  • PDF

The Fabrication of SOB SOI Structures with Buried Cavity for Bulk Micro Machining Applications

  • Kim, Jae-Min;Lee, Jong-Chun;Chung, Gwiy-Sang
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2002.07b
    • /
    • pp.739-742
    • /
    • 2002
  • This paper described on the fabrication of microstructures by DRIE(deep reactive ion etching). SOI(Si-on-insulator) electric devices with buried cavities are fabricated by SDB technology and electrochemical etch-stop. The cavity was fabricated the upper handling wafer by Si anisotropic etch technique. SDB process was performed to seal the fabricated cavity under vacuum condition at -760 mmHg. In the SDB process, captured air and moisture inside of the cavities were removed by making channels towards outside. After annealing($1000^{\circ}C$, 60 min.), The SDB SOI structure was thinned by electrochemical etch-stop. Finally, it was fabricated microstructures by DRIE as well as an accurate thickness control and a good flatness.

  • PDF

Analyses Thermal Stresses for Microaccelerometer Sensors using SOI Wafer(I) (SOI웨이퍼를 이용한 마이크로가속도계 센서의 열응력해석(I))

  • Kim, O.S.
    • Journal of Power System Engineering
    • /
    • v.5 no.2
    • /
    • pp.36-42
    • /
    • 2001
  • This paper deals with finite element analyses of residual stresses causing popping up which are induced in micromachining processes of a microaccelerometer sensors. The paddle of the micro accelerometer sensor is designed symmetric with respect to the direction of the beam. After heating the tunnel gap up to 100 degree and get it through the cooling process and the additional beam up to 80 degree and get it through the cooling process. We learn the thermal internal stresses of each shape and compare the results with each other, after heating the tunnel gap up to 400 degree during the Pt deposition process. Finally we find the optimal shape which is able to minimize the internal stresses of microaccelerometer sensor. We want to seek after the real cause of this pop up phenomenon and diminish this by change manufacturing processes of microaccelerometer sensor by electrostatic force.

  • PDF

Fabrication of Al2O3 SOI with direct bonding (직접 접합에 의한 Al2O3 SOI 구조 제작)

  • Kong, Dae-Young;Eun, Duk-Soo;Bae, Young-Ho;Lee, Jong-Hyun
    • Journal of Sensor Science and Technology
    • /
    • v.14 no.3
    • /
    • pp.206-210
    • /
    • 2005
  • The SOI structure with buried alumina was fabricated by ALD followed by bonding and etchback process. The interface of alumina and silicon was analyzed by CV measurements and cross section was investigated by SEM analysis. The density of interface state of alumina and silicon was 2.5E11/$cm^{2}$-eV after high temperature annealing for wafer bonding. It was confirmed that the surface silicon layer was completely isolated from substrate by cross section SEM and AES depth profile. The device on this alumina SOI structure would have better thermal properties than that on conventional SOI due to higher thermal conductivity of alumina than that of silicon dioxide.

A Nano-structure Memory with SOI Edge Channel and A Nano Dot (SOI edge channel과 나노 점을 갖는 나노 구조의 기억소자)

  • 박근숙;한상연;신형철
    • Journal of the Korean Institute of Telematics and Electronics D
    • /
    • v.35D no.12
    • /
    • pp.48-52
    • /
    • 1998
  • We fabricated the newly proposed nano structure memory with SOI edge channel and a nano dot. The width of the edge channel of this device, which uses the side wall as a channel and has a nano dot on this channel region, was determined by the thickness of the recessed top-silicon layer of SOI wafer. The size of side-wall nano dot was determined by the RIE etch and E-Beam lithography. The I$_{d}$-V$_{d}$, I$_{d}$-V$_{g}$ characteristics of the devices without nano dots and memory characteristics of the devices with nano dots were obtained, where the voltage scan was done between -20 V and 14 V and the threshold voltage shift was about 1 V.t 1 V.

  • PDF