Stress mode proposal for an efficient ESD test

효율적인 ESD(ElectroStatic Discharge) test를 위한 Stress mode 제안

  • 강지웅 (한양대학교 전자전기컴퓨터공학부) ;
  • 장석원 (한양대학교 신뢰성분석연구센터(RARC)) ;
  • 곽계달 (한양대학교 전자전기컴퓨터공학부)
  • Published : 2008.11.05

Abstract

Electrostatic discharge(ESD) phenomenon is a serious reliability concern. It causes approximately most of all field failures of IC. To quality the ESD immunity of IC product, there are some test methods and standards developed. ESD events have been classified into 3 models, which are HBM, MM and CDM. All the test methods are designed to evaluate the ESD immunity of IC products. This study provides an overview among ESD test methods on ICs and an efficient ESD stress method. We have estimated on all pin combination about the positive and negative ESD stress. We make out the weakest stress mode. This mode called a worst-case mode. We proposed that positive supply voltage pin and I/O pin combination is efficient because it is a worst-case mode.

Keywords