• 제목/요약/키워드: two TFTs

검색결과 74건 처리시간 0.029초

Protective Layer on Active Layer of Al-Zn-Sn-O Thin Film Transistors for Transparent AMOLED

  • Cho, Doo-Hee;KoPark, Sang-Hee;Yang, Shin-Hyuk;Byun, Chun-Won;Cho, Kyoung-Ik;Ryu, Min-Ki;Chung, Sung-Mook;Cheong, Woo-Seok;Yoon, Sung-Min;Hwang, Chi-Sun
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 한국정보디스플레이학회 2009년도 9th International Meeting on Information Display
    • /
    • pp.318-321
    • /
    • 2009
  • We have studied transparent top gate Al-Zn-Sn-O (AZTO) TFTs with an $Al_2O_3$ protective layer (PL) on an active layer. We also fabricated a transparent 2.5 inch QCIF+AMOLED display panel using the AZTO TFT back-plane. The AZTO active layers were deposited by RF magnetron sputtering at room temperature and the PL was deposited by ALD with two different processes. The mobility and subthreshold slope were superior in the cases of the vacuum annealing and the oxygen plasma PL compared to the $O_2$ annealing and the water vapor PL, however, the bias stability was excellent for the TFTs of the $O_2$ annealing and the water vapor PL.

  • PDF

Low-Frequency Noise 측정을 통한 Bottom-Gated ZnO TFT의 문턱전압 불안정성 연구 (Analysis of the Threshold Voltage Instability of Bottom-Gated ZnO TFTs with Low-Frequency Noise Measurements)

  • 정광석;김영수;박정규;양승동;김유미;윤호진;한인식;이희덕;이가원
    • 한국전기전자재료학회논문지
    • /
    • 제23권7호
    • /
    • pp.545-549
    • /
    • 2010
  • Low-frequency noise (1/f noise) has been measured in order to analyze the Vth instability of ZnO TFTs having two different active layer thicknesses of 40 nm and 80 nm. Under electrical stress, it was found that the TFTs with the active layer thickness of 80 nm shows smaller threshold voltage shift (${\Delta}V_{th}$) than those with thickness of 40 nm. However the ${\Delta}V_{th}$ is completely relaxed after the removal of DC stress. In order to investigate the cause of this threshold voltage instability, we accomplished the 1/f noise measurement and found that ZnO TFTs exposed the mobility fluctuation properties, in which the noise level increases as the gate bias rises and the normalized drain current noise level($S_{ID}/{I_D}^2$) of the active layer of thickness 80 nm is smaller than that of active layer thickness of thickness 40 nm. This result means that the 80 nm thickness TFTs have a smaller density of traps. This result correlated with the physical characteristics analysis performmed using XRD, which indicated that the grain size increases when the active layer thickness is made thicker. Consequently, the number of preexisting traps in the device increases with decreasing thickness of the active layer and are related closely to the $V_{th}$ instability under electrical stress.

LTPS TFT의 Vth와 mobility 편차를 보상하기 위한 AMOLED 화소 회로 (AMOLED Pixel Circuit with Electronic Compensation for Vth and Mobility Variation in LTPS TFTs)

  • 우두형
    • 대한전자공학회논문지SD
    • /
    • 제46권4호
    • /
    • pp.45-52
    • /
    • 2009
  • 본 연구를 통해서 대 면적, 고 휘도 AMOLED 응용에 적합한 화소 회로와 이에 대한 구동 방식을 제안하였다. 균일도는 다소 떨어지지만 안정성이 뛰어난 저온 다결정 실리론(LTPS) 박막 트랜지스터(TFT)를 기반으로 설계했다. 영상 화소의 균일도를 향상시키기 위해, 화소 TFT의 $V_{TH}$와 이동도 편차를 함께 보상할 수 있도록 했다. 기존의 이동도 보상 회로가 갖는 문제점을 극복하여 대 면적 패널에 적합하도록 했고, 동영상 특성을 개선하기 위해 black data insertion 방식을 도입하였다. 이동도 보상 시 휘도가 떨어지는 문제를 개선하기 위해, 패널이 두 가지 보상 모드에서 동작할 수 있도록 하였다. 화소 회로를 제어하기 위한 스캔 구동 회로를 최적화하여, 이를 통해서 보정 모드를 쉽게 제어할 수 있었다. 최종 구동 타이밍은 여유 있는 마진으로 안정적인 동작이 가능하다. 14.1" WXGA top emission AMOLED 패널에 대해 설계했으며, 이동도 보상 시간을 1us로 했을 때 패널의 불균일도는 5% 이하로 예측되었다.

러빙 처리된 표면의 적층 절연막을 가지는 Pentacene TFT의 전기적 특성 (ELECTRICAL CHARACTERISTICS OF PENTACENE THIN FILM TRANSISTORS WITH STACKED AND SURFACE-TREATED GATE INSULATORS)

  • 강창헌;이종혁;박재훈;최종선
    • 대한전기학회:학술대회논문집
    • /
    • 대한전기학회 2002년도 하계학술대회 논문집 C
    • /
    • pp.1546-1548
    • /
    • 2002
  • In this paper, the electrical characteristics of pentacene thin film transistors(TFTs) with stacked and surface-treated gate insulators have been investigated. The semiconductor layer of pentacene was thermally evaporated onto the stacked gate insulators. For the gate insulating materials. PVP(PolyvinylPhenol) and polystyrene were spin-coated with two different stacking orders, PVP-polystyrene and polystyrene-PVP. Rapid solvent evaporation during the spin-coating processes of these insulating layers produces non-equilibrium phase morphologies accompanied by surface undulations on gate insulator interfaces. This non-equilibrium phase morphology affects the growth mode of the subsequent pentacene layer. Therefore, in order to smoothen the gate dielectric surfaces, gate dielectric surfaces were rubbed laterally along the direction from the drain to the source TFTs with with stacked and surface-treated gate insulators have provided improved operational characteristics.

  • PDF

Organic Thin-Film Transistors Fabricated on Flexible Substrate by Using Nanotransfer Molding

  • Hwang, Jae-Kwon;Dang, Jeong-Mi;Sung, Myung-Mo
    • 한국진공학회:학술대회논문집
    • /
    • 한국진공학회 2010년도 제39회 하계학술대회 초록집
    • /
    • pp.287-287
    • /
    • 2010
  • We report a new direct patterning method, called liquid bridge-mediated nanotransfer molding (LB-nTM), for the formation of two- or three-dimensional structures with feature sizes between tens of nanometers and tens of micron over large areas. LB-nTM is based on the direct transfer of various materials from a mold to a substrate via a liquid bridge between them. This procedure can be adopted for automated direct printing machines that generate patterns of functional materials with a wide range of feature sizes on diverse substrates. Arrays of TIPS-PEN TFTs were fabricated on 4" polyethersulfone (PES) substrates by LB-nTM using PDMS molds. An inverted staggered structure was employed in the TFT device fabrication. A 150 nm-thick indium-tin oxide (ITO) gate electrode and a 200 nm-thick SiO2dielectric layer were formed on a PES substrate by sputter deposition. An array of TIPS-PEN patterns (thickness: 60 nm) as active channel layers was fabricated on the substrate by LB-nTM. The nominal channel length of the TIPS-PEN TFT was 10 mm, while the channel width was 135 mm. Finally, the source and drain electrodes of 200 nm-thick Ag were defined on the substrate by LB-nTM. The TIPS-PEN TFTs can endure strenuous bending and are also transparent in the visible range, and therefore potentially useful for flexible and invisible electronics.

  • PDF

표면 처리한 $SiO_2$를 게이트 절연막으로 하는 박막 트랜지스터의 특성 연구 (A STUDY ON THE ELECTRICAL CHARACTERISTICS OF ORGANIC THIN FILM TRANSISTORS WITH SURFACE-TREATED GATE DIELECTRIC LAYER)

  • 이재혁;이용수;박재훈;최종선;김유진
    • 대한전기학회:학술대회논문집
    • /
    • 대한전기학회 2000년도 추계학술대회 논문집 학회본부 C
    • /
    • pp.455-457
    • /
    • 2000
  • In this work the electrical characteristics of organic TFTs with the semiconductor-insulator interfaces, where the gate dielectrics were treated by the two methods which are the deposition of Octadecyltrichlorosilane (OTS) on the insulator and rubbing the insulator surface. Pentacene is used as an active semiconducting layer. The semiconductor layer of pentacene was thermally evaporated in vacuum at a pressure of about $2{\times}10^{-7}$ Torr and at a deposition rate of $0.3{\AA}/sec$. Aluminum and gold were used for the gate and source/drain electrodes. OTS is used as a self-alignment layer between $SiO_2$ and pentacene. The gate dielectric surface was rubbed before pentacene is deposited on the insulator. In order to confirm the changes of the surface morphology the atomic force microscopy (AFM) was utilized. The characteristics of the fabricated TFTs are measured to clarify the effects of the surface treatment.

  • PDF

비정질 IZTO기반의 투명 박막 트렌지스터 특성 (Characteristics of amorphous IZTO-based transparent thin film transistors)

  • 신한재;이근영;한동철;이도경
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 2009년도 하계학술대회 논문집
    • /
    • pp.151-151
    • /
    • 2009
  • Recently, there has been increasing interest in amorphous oxide semiconductors to find alternative materials for an amorphous silicon or organic semiconductor layer as a channel in thin film transistors(TFTs) for transparent electronic devices owing to their high mobility and low photo-sensitivity. The fabriction of amorphous oxide-based TFTs at room temperature on plastic substrates is a key technology to realize transparent flexible electronics. Amorphous oxides allows for controllable conductivity, which permits it to be used both as a transparent semiconductor or conductor, and so to be used both as active and source/drain layers in TFTs. One of the materials that is being responsible for this revolution in the electronics is indium-zinc-tin oxide(IZTO). Since this is relatively new material, it is important to study the properties of room-temperature deposited IZTO thin films and exploration in a possible integration of the material in flexible TFT devices. In this research, we deposited IZTO thin films on polyethylene naphthalate substrate at room temperature by using magnetron sputtering system and investigated their properties. Furthermore, we revealed the fabrication and characteristics of top-gate-type transparent TFTs with IZTO layers, seen in Fig. 1. The experimental results show that by varying the oxygen flow rate during deposition, it can be prepared the IZTO thin films of two-types; One a conductive film that exhibits a resistivity of $2\times10^{-4}$ ohm${\cdot}$cm; the other, semiconductor film with a resistivity of 9 ohm${\cdot}$cm. The TFT devices with IZTO layers are optically transparent in visible region and operate in enhancement mode. The threshold voltage, field effect mobility, on-off current ratio, and sub-threshold slope of the TFT are -0.5 V, $7.2\;cm^2/Vs$, $\sim10^7$ and 0.2 V/decade, respectively. These results will contribute to applications of select TFT to transparent flexible electronics.

  • PDF

Magnetic Properties of Al-Co-N Thin Films Dispersed with Co Particles

  • Han, Chang-Suk
    • 열처리공학회지
    • /
    • 제21권1호
    • /
    • pp.3-9
    • /
    • 2008
  • Al-Co-N thin films, Al-Co-N/Al-N and Al-Co-N/Al-Co multilayers containing various amounts of Co content were deposited by using a two-facing targets type dc sputtering (TFTS) system. The films were also annealed successively and isothermally at different annealing temperatures. Irrespective of Co content and preparation methods, all the as-deposited films were observed non-magnetized. It was found that annealing conditions can control the magnetic and electrical properties as well as the microstructure of the films.

High gain pentacene inverter using different pentacene-thickness in several dielectrics

  • Mun, Sung-Jin;Lee, Ki-Moon;Lee, Kwang-H.;Oh, Min-Suk;Im, Seong-Il
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 한국정보디스플레이학회 2009년도 9th International Meeting on Information Display
    • /
    • pp.826-829
    • /
    • 2009
  • The authors report on the fabrication of p-type depletion mode inverter that composed of two pentacene based thin-film transistors (TFTs) on several dielectric surfaces. We use shift of threshold voltage depends on pentacene-thickness.

  • PDF

High Performance of Crystallization for LPTS TFTs Using Solid Green Laser

  • Nishida, K.;Kawakami, R.;Izawa, J.;Kawaguchi, N.;Matsuzaka, F.;Masaki, M.;Morita, M.;Yoshinouchi, A.;Kawasaki, Y.
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 한국정보디스플레이학회 2007년도 7th International Meeting on Information Display 제7권1호
    • /
    • pp.911-914
    • /
    • 2007
  • We developed the laser annealing system using green laser of 261W(5kHz) and 75.5mJ/pulse(2kHz). We confirmed that this system makes it possible to form two kinds(large or uniformed grain) of poly-Si by changing its polarized directions. By using ${\mu}-crystal-Si$ as irradiated films, grain size uniformity is better than that using a-Si.

  • PDF