• Title/Summary/Keyword: p-type silicon

Search Result 440, Processing Time 0.114 seconds

Investigation of Photoluminescence and Annealing Effect of PS Layers

  • Han, Chang-Suk;Park, Kyoung-Woo;Kim, Sang-Wook
    • Korean Journal of Materials Research
    • /
    • v.28 no.2
    • /
    • pp.124-128
    • /
    • 2018
  • N-type porous silicon (PS) layers and thermally oxidized PS layers have been characterized by various measuring techniques such as photoluminescence (PL), Raman spectroscopy, IR, HRSEM and transmittance measurements. The top surface of PS layer shows a stronger photoluminescence peak than its bottom part, and this is ascribed to the difference in number of fine silicon particles of 2~3 nm in diameter. Observed characteristics of PL spectra are explained in terms of microstructures in the n-type PS layers. Common features for both p-type and n-type PS layers are as follows: the parts which can emit visible photoluminescence are not amorphous, but crystalline, and such parts are composed of nanocrystallites of several nm's whose orientations are slightly different from Si substrate, and such fine silicon particles absorb much hydrogen atoms near the surfaces. Light emission is strongly dependent on such fine silicon particles. Photoluminescence is due to charge carrier confinement in such three dimensional structure (sponge-like structure). Characteristics of visible light emission from n-type PS can be explained in terms of modification of band structure accompanied by bandgap widening and localized levels in bandstructure. It is also shown that hydrogen and oxygen atoms existing on residual silicon parts play an important role on emission stability.

Effects on the ESD Protection Performance of PPS(PMOS Pass Structure) Embedded N-type Silicon Controlled Rectifier Device with different Partial P-Well Structure (PPS 소자가 삽입된 N형 SCR 소자에서 부분웰 구조가 정전기 보호 성능에 미치는 영향)

  • Yang, Jun-Won;Seo, Yong-Jin
    • Journal of Satellite, Information and Communications
    • /
    • v.9 no.4
    • /
    • pp.63-68
    • /
    • 2014
  • Electrostatic Discharge(ESD) protection performance of PPS(PMOS pass structure) embedded N-type silicon controlled rectifier(NSCR_PPS) device with different partial p-well(PPW) structure was discussed for high voltage I/O applications. A conventional NSCR_PPS standard device shows typical SCR-like characteristics with low on-resistance, low snapback holding voltage and low thermal breakdown voltage, which may cause latch-up problem during normal operation. However, our proposed NSCR_PPS devices with modified PPW demonstrate the stable ESD protection performance with high latch-up immunity.

Estimation of the impurity segregation in the multi-crystalline silicon ingot grown with UMG (Upgraded Metallurgical Grade) silicon (UMG(Upgraded Metallurgical Grade) 규소 이용한 다결정 잉곳의 불순물 편석 예측)

  • Jeong, Kwang-Pil;Kim, Young-Kwan
    • Journal of the Korean Crystal Growth and Crystal Technology
    • /
    • v.18 no.5
    • /
    • pp.195-199
    • /
    • 2008
  • Production of the silicon feedstock for the semiconductor industry cannot meet the requirement for the solar cell industry because the production volume is too small and production cost is too high. This situation stimulates the solar cell industry to try the lower grade silicon feedstock like UMG (Upgraded Metallurgical Grade) silicon of 5$\sim$6 N in purity. However, this material contains around 1 ppma of dopant atoms like boron or phosphorous. Calculation of the composition profile of these impurities using segregation coefficient during crystal growth makes us expect the change of the type from p to n : boron rich area in the early solidified part and phosphorous rich area in the later solidified part of the silicon ingot. It was expected that the change of the growth speed during the silicon crystal growth is effective in controlling the amount of the metal impurities but not effective in reducing the amount of dopants.

Magnetic Sensitivity Improvement of 2-Dimensional Silicon Vertical Hall Device (2 차원 Si 종형 Hall 소자의 자기감도 개선)

  • Ryu, Ji-Goo
    • Journal of Sensor Science and Technology
    • /
    • v.23 no.6
    • /
    • pp.392-396
    • /
    • 2014
  • The 2-dimensional silicon vertical Hall devices, which are sensitive to X,Y components of the magnetic field parallel to the surface of the chip, are fabricated using a modified bipolar process. It consists of the thin p-layer at Si-$SiO_2$ interface and n-epi layer to improve the sensitivity and influence of interface effect. Experimental samples are a sensor type K with and type J without $p^+$ isolation dam adjacent to the center current electrode. The results for both type show a more high sensitivity than the former's 2-dimensional vertical Hall devices and a good linearity. The measured non-linearity is about 0.8%. The sensitivity of type J and type K are about 66 V/AT and 200 V/AT, respectively. This sensor's behavior can be explained by the similar J-FET model.

Magnetic Sensitivity Improvement of Silicon Vertical Hall Device (Si 종형 Hall 소자의 자기감도 개선)

  • Ryu, Ji-Goo;Kim, Nam-Ho;Chung, Su-Tae
    • Journal of Sensor Science and Technology
    • /
    • v.20 no.4
    • /
    • pp.260-265
    • /
    • 2011
  • The silicon vertical hall devices are fabricated using a modified bipolar process. It consists of the thin p-layer at Si-$SiO_2$, interface and n-epi layer without $n^+$buried layer to improve the sensitivity and influence of interface effects. Experimental samples are a sensor type I with and type H without p+isolation dam adjacent to the center current electrode. The experimental results for both type show a more high current-related sensitivity than the former's vertical hall devices. The sensitivity of type H and type I are about 150 V/AT and 340 V/AT, respectively. This sensor's behavior can be explained by the similar J-FET model.

Review of the Silicon Oxide and Polysilicon Layer as the Passivated Contacts for TOPCon Solar Cells

  • Mengmeng Chu;Muhammad Quddamah Khokhar;Hasnain Yousuf;Xinyi Fan;Seungyong Han;Youngkuk Kim;Suresh Kumar Dhungel;Junsin Yi
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.36 no.3
    • /
    • pp.233-240
    • /
    • 2023
  • p-type Tunnel Oxide Passivating Contacts (TOPCon) solar cell is fabricated with a poly-Si/SiOx structure. It simultaneously achieves surface passivation and enhances the carriers' selective collection, which is a promising technology for conventional solar cells. The quality of passivation is depended on the quality of the tunnel oxide layer at the interface with the c-Si wafer, which is affected by the bond of SiO formed during the subsequent annealing process. The highest cell efficiency reported to date for the laboratory scale has increased to 26.1%, fabricated by the Institute for Solar Energy Research. The cells used a p-type float zone silicon with an interdigitated back contact (IBC) structure that fabricates poly-Si and SiOx layer achieves the highest implied open-circuit voltage (iVoc) is 750 mV, and the highest level of edge passivation is 40%. This review presents an overview of p-type TOPCon technologies, including the ultra-thin silicon oxide layer (SiOx) and poly-silicon layer (poly-Si), as well as the advancement of the SiOx and poly-Si layers. Subsequently, the limitations of improving efficiency are discussed in detail. Consequently, it is expected to provide a basis for the simplification of industrial mass production.

Silicon thin film and p-n junction diode made by $CO_2$ laser-induced CVD method ($CO_2$ Laser-induced CVD법에 의한 Silicon박막 및 p-n 접합 Silicon제작)

  • Choi, H.K.;Jeong, K.;Kim, U.
    • Proceedings of the KIEE Conference
    • /
    • 1989.07a
    • /
    • pp.662-666
    • /
    • 1989
  • Pure mono Silane(Purity: 99.99%) was used as a thin film source and [$SiH_4$ + $H_2$ (5%)] + [$PH_3$ + $H_2$(0.05%)] mixed dilute gas was used for p-n junction diode. The substrate was P-type silicon wafer (p=$3{\Omega}$ cm) with the direction (100). The crystalline qualities of deposited thin film were investigated by the X-ray diffraction, RHEED and TED patterns and the voltampere characteristics of p-n junction diode was identified by I-V curve.

  • PDF

Growth of 2dimensional Hole Gas (2DHG) with GaSb Channel Using III-V Materials on InP Substrate

  • Sin, Sang-Hun;Song, Jin-Dong;Han, Seok-Hui;Kim, Tae-Geun
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 2011.02a
    • /
    • pp.152-152
    • /
    • 2011
  • Silicon 기반의 환경에서 연구 및 제조되는 전자소자는 반도체의 기술이 발전함에 따라 chip 선폭의 크기가 30 nm에서 20 nm, 그리고 그 이하의 크기로 점점 더 작아지는 요구에 직면하고 있다. 탄소나노 구조와 나노와이어 기술이 Silicon을 대신할 다음세대 기술로 주목받고 있다. 많은 연구결과들 중에서 III-V CMOS가 가장 빠른 접근 방법이라 예상한다. III-V족 물질을 이용하면 electron 보다 수십 배 이상의 이동도를 얻을 수 있으나 p-type의 구조를 구현하는 것이 해결해야 할 문제이다. p-type 3-5 족 화합물을 이용하여 에너지 밴드 갭의 변화를 가능하게 한다면 hole의 이동도를 크게 향상시킬 수 있어 silicon 기반의 p-type 소자보다 2~3배 더 빠른 소자의 구현이 가능하다. 3-5족 화합물 반도체의 성장 기술이 많이 진보되어 이를 이용하여 고속 소자를 구현한다면 시기적으로 더욱 빨리 다가올 것이라 예측한다. 에너지 밴드갭의 변화와 격자 부정합을 고려하여 SI InP 기판에 GaSb 물질을 채널로 사용한 p-type 2-dimensional hole gas (2DHG) 소자를 구현하였다. 관찰된 소자 구조의 박막 상태의 특징을 보이며 10 um ${\times}$ 10 um AFM 측정결과 1 nm 이하의 표면 거칠기를 가지며 상온에서의 hole 이동도는 약 650 cm2/Vs이고 sheet carrier density는 $5{\times}1012$ /cm2의 결과를 확인하였다. 실험결과 InP 기판위에 채널로 사용된 GaSb 박막을 올리는데 있어 가장 중요한 것은 Phosphorus, Arsenic, 그리고 Antimony 물질의 양과 이들의 변화시간의 조절이다. 본 발표에서 Semi-insulating InP 기판위에 electron이 아닌 hole을 반송자로 이용한 차세대 고속 전자소자를 구현하고자 하여 MBE (Molecular Beam Epitaxy)로 p-type 소자를 구현하여 실험하였다. 아울러 더욱 빠른 소자의 구현을 위하여 세계의 유수 그룹들의 연구 결과들과 앞으로 예상되는 고속 소자에 대해서 비교와 함께 많은 기술에 대해 논의하고자 한다.

  • PDF

Simulation-based P-well design for improvement of ESD protection performance of P-type embedded SCR device

  • Seo, Yong-Jin
    • Journal of IKEEE
    • /
    • v.26 no.2
    • /
    • pp.196-204
    • /
    • 2022
  • Electrostatic discharge (ESD) protection devices of P-type embedded silicon-controlled rectifier (PESCR) structure were analyzed for high-voltage operating input/output (I/O) applications. Conventional PESCR standard device exhibits typical SCR characteristics with very low-snapback holding voltages, resulting in latch-up problems during normal operation. However, the modified device with the counter pocket source (CPS) surrounding N+ source region and partially formed P-well (PPW) structures proposed in this study could improve latch-up immunity by indicating high on-resistance and snapback holding voltage.

A single-clock-driven gate driver using p-type, low-temperature polycrystalline silicon thin-film transistors

  • Kim, Kang-Nam;Kang, Jin-Seong;Ahn, Sung-Jin;Lee, Jae-Sic;Lee, Dong-Hoon;Kim, Chi-Woo;Kwon, Oh-Kyong
    • Journal of Information Display
    • /
    • v.12 no.1
    • /
    • pp.61-67
    • /
    • 2011
  • A single-clock-driven shift register and a two-stage buffer are proposed, using p-type, low-temperature polycrystalline silicon thin-film transistors. To eliminate the clock skew problems and to reduce the burden of the interface, only one clock signal was adopted to the shift register circuit, without additional reference voltages. A two-stage, p-type buffer was proposed to drive the gate line load and shows a full-swing output without threshold voltage loss. The shift register and buffer were designed for the 3.31" WVGA ($800{\times}480$) LCD panel, and the fabricated circuits were verified via simulations and measurements.