DOI QR코드

DOI QR Code

A single-clock-driven gate driver using p-type, low-temperature polycrystalline silicon thin-film transistors

  • Received : 2010.11.02
  • Accepted : 2010.11.25
  • Published : 2011.03.31

Abstract

A single-clock-driven shift register and a two-stage buffer are proposed, using p-type, low-temperature polycrystalline silicon thin-film transistors. To eliminate the clock skew problems and to reduce the burden of the interface, only one clock signal was adopted to the shift register circuit, without additional reference voltages. A two-stage, p-type buffer was proposed to drive the gate line load and shows a full-swing output without threshold voltage loss. The shift register and buffer were designed for the 3.31" WVGA ($800{\times}480$) LCD panel, and the fabricated circuits were verified via simulations and measurements.

Keywords

References

  1. T.N. Jackson, Y.-Y. Lin, D.J. Gundlach and H. Klauk, IEEE J. Sel. Topics Quant. Electron. 4, 100 (1998). https://doi.org/10.1109/2944.669475
  2. S.H.K. Park, C.-S. Hwang, M. Ryu, S. Yang, C. Byun, J. Shin, J.-I. Lee, K. Lee, M.S. Oh, and S. Im, Adv. Mater. 21, 678 (2009). https://doi.org/10.1002/adma.200801470
  3. Y.-M. Ha, SID'00 Tech. Dig. (2000), p. 1116.
  4. C.-H. L.J.-R. Lin, C.-C. Lin, M.-D. Chen, and C.-F. Chung, IDW '04 Proc. (2004) p. 455.
  5. W.-J. Nam, H.-J. Lee, H.-S. Shin, S.-G. Park, and M.-K. Han, Jpn. J. Appl. Phys. 45, 4389 (2006). https://doi.org/10.1143/JJAP.45.4389
  6. S.-H. Jung, W.-J. Nam, C.-W. Han, and M.-K. Han, SID '03 Tech. Dig. (2003), p. 1396.
  7. R.E. Joynson, J.L. Mundy, J.F. Burgess, and C. Neugebauer, IEEE J. Solid-State Circuits 7, 217 (1972). https://doi.org/10.1109/JSSC.1972.1050280

Cited by

  1. Threshold Voltage and IR Drop Compensation of an AMOLED Pixel Circuit Without a $V_{\rm DD}$ Line vol.35, pp.1, 2011, https://doi.org/10.1109/led.2013.2289315