• 제목/요약/키워드: locked detector

검색결과 124건 처리시간 0.028초

A DLL Based Clock Synthesizer with Locking Status Indicator A DLL Based Clock Synthesizer with Locking Status Indicator

  • Ryu Young-Soo;Choi Young-Shig
    • Journal of information and communication convergence engineering
    • /
    • 제3권3호
    • /
    • pp.142-145
    • /
    • 2005
  • In this paper, a new programmable DLL (delay locked loop) based clock synthesizer is proposed. DLL has several inherent advantages, such as no phase accumulation error, fast locking and easy integration of the loop filter. This paper proposes a new programmable DLL that includes a PFD(phase frequency detector), a LSI(lock status indicator), and a VCDL(voltage controlled delay line) to generate multiple clocks. It can generate clocks from 3 to 9 times of input clock with $2{\mu}s$ locking time. The proposed DLL operating in the frequency range of 300MHZ-900MHz is verified by the HSPICE simulation with a $0.35{\mu}m$ CMOS process.

1차 Digital PLL을 이용한 FSK 복조 및 BIT ERROR RATE 측정 (Detection of FSK and Bit error rate using a first-order Digital PLL)

  • 정현기;박주호;주정규;심수보
    • 대한전기학회:학술대회논문집
    • /
    • 대한전기학회 1987년도 전기.전자공학 학술대회 논문집(II)
    • /
    • pp.874-877
    • /
    • 1987
  • In this paper a DPLL circuit realizable by digital IC's is propose and the principles of general DPLL are described. An all Digital phase locked loop is designed, analyzed, and tested. In particular, the approach of invoking Gaussian assumption on the decision variable and based on S.O.Rices theory is used. As a performance of the above PLL detector operating on low data rate FSK is given and demonsrtated to be FSK reception.

  • PDF

다중 위상검출기를 갖는 전하 펌프 PLL의 최적 설계에 관한 연구 (A Study on the Optimum Design of the Charge Pump PLL with Multi-PFD)

  • 장영민;강경;우영신;성만영
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 2001년도 하계학술대회 논문집
    • /
    • pp.271-274
    • /
    • 2001
  • In this paper, we propose a charge pump phase-locked loop (PLL) with multi-PFD which is composed of a sequential phase frequency detector(PFD) and a precharge PFD. When the Phase difference is within - $\pi$$\pi$ , operation frequency can be increased by using precharge PFD. When the phase difference is larger than │ $\pi$ │, acquisition time can be shorten by the additional control circuit with increased charge pump current. Therefore a high frequency operation, a fast acquisition and an unlimited error detection range can be achieved.

  • PDF

Chip소자를 이용한 PLVCO의 설계 및 제작 (The Design Fabrication PLVCO Using Chip Element)

  • 하성재;이용덕;이근태;안창돈;홍의석
    • 한국통신학회논문지
    • /
    • 제26권12C호
    • /
    • pp.268-272
    • /
    • 2001
  • 본 논문에서는 24.42 GHz 전압제어 Hair-Pin 공진 발진기, 주파수 분주기, 완충 증폭기,-l0 dB 방향성 결합기, 위상 비교기를 이용하여 B-WLL용 PLVCO LO회로를 설계 및 제작하였다. 위상 고정된 발진기는 24.42GHz에서 16.5dBm의 출력을 나타내었으며 위상잡음은 중심주파수 24.42 GHz의 100kHz offset된 지점에서 -76.3 dBc/Hz, 10 kHz offset에서 -72.8 dBc/Hz를 얻었다.

  • PDF

시간 상관 단일 광자 계수기의 동작 특성과 형광 수명 시간 측정에의 응용 (Operating Characteristics of a Time-Correlated Single Photon Counting System and its Application to Fluorescence Life Time Measurements)

  • 고동섭;정홍식;김웅
    • 대한전기학회:학술대회논문집
    • /
    • 대한전기학회 1989년도 추계학술대회 논문집 학회본부
    • /
    • pp.512-514
    • /
    • 1989
  • A time-correlated single photon counting system combined with a mode locked $Ar^+$ laser has been utilized to measure the fluorescence decay. A side-on type photomultiplier tube has been used as a photon detector. By restricting the sensitive area and the position of the photocathode, the transit time differencies of photoelectrons in PMT has been reduced. The fluorescence life time of rhodamin 6G in ethylene glycol measured 3.9$\pm$10 ns.

  • PDF

DPLL에 의한 삼상유도전동기의 속도제어 및 안정도에 관한 연구 (Speed control and stability of 3-phase induction motor with DPLL)

  • 박민호;현동석
    • 전기의세계
    • /
    • 제30권11호
    • /
    • pp.717-727
    • /
    • 1981
  • The phase-locked loop technique developed in the 1930's has many advantages when applied to speed control. The speed control and analysis of a three phase induction motor using the PLL are described in this paper. In this system, the phase frequency detector (PFD) compares the actual motor speed from the pulses received from a shaft encoder and desired speed, and the difference adjusts the frequency of the inverter that feeds the motor, and excellent speed regulation in the order of 0.035(%) has been-obtained. A linear continuous model of the drive is developed and system response is analysed using conventional root locus techniques. Various compensating filters and feedback signals are considered and the need for addition of derivative feedback is shown. A sampled data model is used to study the effects of discrete PFD output. Stability limitson speed are predicted. A drive was implimented and experimental results are presented to verify theoretical predictions.

  • PDF

A Reset-Free Anti-Harmonic Programmable MDLL-Based Frequency Multiplier

  • Park, Geontae;Kim, Hyungtak;Kim, Jongsun
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • 제13권5호
    • /
    • pp.459-464
    • /
    • 2013
  • A reset-free anti-harmonic programmable multiplying delay-locked loop (MDLL) that provides flexible integer clock multiplication for high performance clocking applications is presented. The proposed MDLL removes harmonic locking problems by utilizing a simple harmonic lock detector and control logic, which allows this MDLL to change the input clock frequency and multiplication factor during operation without the use of start-up circuitry and external reset. A programmable voltage controlled delay line (VCDL) is utilized to achieve a wide operating frequency range from 80 MHz to 1.2 GHz with a multiplication factor of 4, 5, 8, 10, 16 and 20. This MDLL achieves a measured peak-to-peak jitter of 20 ps at 1.2 GHz.

피코초 분해능의 시간 상관 단광자 계수 장치 구성 및 동작 특성 (Construction and Performance Characterization of Time-correlated Single Photon Counting System having Picosecond Resolution)

  • 이민영;김동호
    • 한국광학회지
    • /
    • 제5권1호
    • /
    • pp.90-99
    • /
    • 1994
  • 모드록킹된 피코초 레이저, 고속전자장치, 전자관형 광증배관 등을 사용하여, 피코초 분해능을 갖는 시간상관 단광자 계수 장치 및 시분해 스펙트럼 측정 장치를 제작하였다. 기기감음함수는 레이저의 펄스모양, 고속전자장치의 timing jitter 및 walk, 광증배관과 증폭기의 특성에 민감함을 보여주었다. 광학계의 분산등을 보정하여 25 ps의 반치폭을 갖는 기기감응함수를 얻었으며, 이와 같은 결과는 이 장치를 사용할 경우 deconvolution을 통하여 10 ps 이하의 분해능으로 피코초에서 마이크로초의 넓은 범위에 걸쳐서 여기상태 소멸시간의 측정이 가능함을 보여준다.

  • PDF

모바일 시스템에 필요한 향상된 위상주파수검출기를 이용한 위상고정루프 (Fast locking PLL in moble system using improved PFD)

  • 감치욱;김성훈;황인호;이종화
    • 대한전기학회:학술대회논문집
    • /
    • 대한전기학회 2007년도 심포지엄 논문집 정보 및 제어부문
    • /
    • pp.246-248
    • /
    • 2007
  • This paper presents fast locking PLL(Phase Locked Loop) that can improve a jitter noise characteristics and acquisition process by designing a PFD(Phase Frequency Detector) circuit. The conventional PFD has not only a jitter noise caused from such a demerit of the wide dead zone and duty cycle, but also a long delay interval that makes a high speed operation unable. The advanced PFD circuit using the TSPC(True Single Phase Clocking) circuit is proposed, and it has excellent performances such as 1.75us of locking time and independent duty cycle characteristic. It is fabricated in a 0.018-${\mu}m$ CMOS process, and 1.8v supply voltage, and 25MHz of input oscillator frequency, and 800MHz of output frequency and is simulated by using ADE of Cadence.

  • PDF

FDML 방식 스위핑 광원을 사용한 SS-OCT 구현 (Realization of Swept Source-Optical Coherence Tomography using FDML Laser)

  • 엄진섭
    • 센서학회지
    • /
    • 제20권1호
    • /
    • pp.46-52
    • /
    • 2011
  • In this paper, the swept source-optical coherence tomography system using frequency domain mode locked(FDML) laser has realized. The FDML swept source laser showed 55.03 kHz sweeping speed, 125 nm sweeping range, and 9 mW output optical power, which are the superiority of FDML laser compared to previous swept source lasers. Also, through the cross-sectional image captured at 5 frames per second for a mirror, a 1 mm-thickness glass plate, and a thumb bottom, the performance of the system has demonstrated.