• Title/Summary/Keyword: Trench process

Search Result 193, Processing Time 0.027 seconds

A Low Dark Current CMOS Image Sensor Pixel with a Photodiode Structure Enclosed by P-well

  • Han, Sang-Wook;Kim, Seong-Jin;Yoon, Eui-Sik
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.5 no.2
    • /
    • pp.102-106
    • /
    • 2005
  • A low dark current CMOS image sensor (CIS) pixel without any process modification is developed. Dark current is mainly generated at the interface region of shallow trench isolation (STI) structure. Proposed pixel reduces the dark current effectively by separating the STI region from the photodiode junction using simple layout modification. Test sensor array that has both proposed and conventional pixels is fabricated using 0.18 m CMOS process and the characteristics of the sensor are measured. The result shows that the dark current of the proposed pixel is 0.93fA/pixel that is two times lower than the conventional design.

A study on Relationship between Pattern wafer and Blanket Wafer for STI-CMP (STI-CMP 공정을 위한 Pattern wafer와 Blanket wafer 사이의 특성 연구)

  • 김상용;이경태;김남훈;서용진;김창일;이우선;장의구
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 1999.05a
    • /
    • pp.211-213
    • /
    • 1999
  • In this paper, we documented the controlling oxide removal amount on the pattern wafer using removal rate and removal thickness of blanket wafer. There was the strong correlation relationship for both(correlation factor:0.7109). So, we could confirm the repeatability as applying for STI CMP process from the obtained linear formular. As the result of repeatability test, the difference of calculated polishing time and actual polishing time was 3.48 seconds based on total 50 lots. If this time is converted into the thickness, it is from 104$\AA$ to 167$\AA$. It is possible to be ignored because it is under the process margin.

  • PDF

Optimal Design of GaN Power MOSFET Using Al2O3 Gate Oxide (Al2O3 게이트 절연막을 이용한 GaN Power MOSFET의 설계에 관한 연구)

  • Nam, Tae-Jin;Chung, Hun-Suk;Kang, Ey-Goo
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.24 no.9
    • /
    • pp.713-717
    • /
    • 2011
  • This paper was carried out design of 600 V GaN power MOSFET Modeling. We decided trench gate type one for design. we carried out device and process simulation with T-CAD tools. and then, we have extracted optimal device and process parameters for fabrication. we have analysis electrical characteristics after simulations. As results, we obtained 600 V breankdown voltage and $0.4\;m{\Omega}cm^2ultra$ low on resistance. At the same time, we carried out field ring simulation for obtaining high voltage.

Cu Plating Thickness Optimization by Bottom-up Gap-fill Mechanism in Dual Damascene Process (Dual Damascene 공정에서 Bottom-up Gap-fill 메커니즘을 이용한 Cu Plating 두께 최적화)

  • Yoo, Hae-Young;Kim, Nam-Hoon;Kim, Sang-Yong;Chang, Eui-Goo
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2005.07a
    • /
    • pp.93-94
    • /
    • 2005
  • Cu metallization using electrochemical plating(ECP) has played an important role in back end of line(BEOL) interconnect formation. In this work, we studied the optimized copper thickness using Bottom-up Gap-fill in Cu ECP, which is closely related with the pattern dependencies in Cu ECP and Cu dual damascene process at 0.13 ${\mu}m$ technology node. In order to select an optimized Cu ECP thickness, we examined Cu ECP bulge, Cu CMP dishing and electrical properties of via hole and line trench over dual damascene patterned wafers split into different ECP Cu thickness.

  • PDF

Study on Design and Electric Characteristics of MOS Controlled Thyristor for High Breakdown Voltage (고내압용 MOS 구동 사이리스터 소자의 설계 및 전기적 특성에 관한 연구)

  • Hong, Young-Sung;Chung, Hun-Suk;Jung, Eun-Sik;Kang, Ey-Goo
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.24 no.10
    • /
    • pp.794-798
    • /
    • 2011
  • This paper was carried out design of 1,700 V Base Resistance Thyristor for fabrication. We decided conventional BRT (base resistance thyristor) device and Trench Gate type one for design. we carried out device and process simulation with T-CAD tools. and then, we have extracted optimal device and process parameters for fabrication. we have analysis electrical characteristics after simulations. As results, we obtained 2,000 V breakdown voltage and 3.0 V Vce,sat. At the same time, we carried out field ring simulation for obtaining high voltage.

Developing of Super Junction MOSFET According to Charge Imbalance Effect (전하 불균형 효과를 고려한 Super Junction MOSFET 개발에 관한 연구)

  • Kang, Ey Goo
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.27 no.10
    • /
    • pp.613-617
    • /
    • 2014
  • This paper was analyzed electrical characteristics of super junction power MOSFET considering to charge imbalance. We extracted optimal design and process parameter at -15% of charge imbalance. Considering extracted design and process parameters, we fabricated super junction MOSFET and analyzed electrical characteristics. We obtained 600~650 V breakdown voltage, $224{\sim}240m{\Omega}$ on resistance. This paper was showed superior on resistance of super junction MOSFET. We can use for automobile industry.

Ultrasound Assisted Sn-Ag-Pd Activation Process for Electroless Copper Plating (무전해 동 도금을 위한 초음파 적용 주석-은-팔라듐 활성화 공정에 대한 연구)

  • Lee, Chang-Myeon;Hur, Jin-Young;Lee, Hong-Kee
    • Journal of the Korean institute of surface engineering
    • /
    • v.47 no.6
    • /
    • pp.275-281
    • /
    • 2014
  • An ultrasound-assisted Sn-Ag-Pd activation method for electroless copper plating was presented in this study. With this activation process, it was shown that the fine catalyst particles were homogeneously distributed with high density on the entire specimen. In addition, it was observed that incubation period occurred during the electroless plating step was decreased owing to the absorption of Ag which holds high catalytic activity. Resulting from the refinement and high densification of catalyst, the defect-free gap-fill was achieved within the 20x nm trench.

A Study on the Reflow Characteristics of Cu Thin Film (구리 박막의 Reflow 특성에 관한 연구)

  • Kim, Dong-Won;Gwon, In-Ho
    • Korean Journal of Materials Research
    • /
    • v.9 no.2
    • /
    • pp.124-131
    • /
    • 1999
  • Copper film, which is expected to be used as interconnection material for 1 giga DRAM integrated circuits was deposited on hole and trench patterns by Metal Organic Chemical Vapor Deposition(MOCVD) method. After a reflow process, contact and L/S patterns were filled by copper and the characteristics of the Cu reflow process were investigated. When deposited Cu films were reflowed, grain growth and agglomeration of Cu have occurred in surfaces and inner parts of patterns as well as complete filling in patterns. Also Cu thin oxide layers were formed on the surface of Cu films reflowed in $O_2$ambient. Agglomeration and oxidation of Cu had bad influence on the electrical properties of Cu films especially, therefore, their removal and prevention were studied simultaneously. As a pattern size is decreased, preferential reflow takes place inside the patterns and this makes advantages in filling patterns of deep submicron size completely. With Cu reflow process, we could fill the patterns with the size of deep sub-micron and it is expected that Cu reflow process could meet the conditions of excellent interconnection for 1 giga DRAM device when it is combined with Cu MOCVD and CMP process.

  • PDF

Fabrication of Triode Type Field Emission Device Using Carbon Nanotubes Synthesized by Thermal Chemical Vapor Deposition (열 화학 기상 증착법을 이용한 삼극관 구조의 탄소 나노 튜브 전계 방출 소자의 제조)

  • Yu W. J.;Cho Y. S.;Choi G. S.;Kim D. J.
    • Korean Journal of Materials Research
    • /
    • v.14 no.8
    • /
    • pp.542-546
    • /
    • 2004
  • We report a new fabrication process for high performance triode type CNT field emitters and their superior electrical properties. The CNT-based triode-type field emitter structure was fabricated by the conventional semiconductor processes. The keys of the fabrication process are spin-on-glass coating and trim-and-leveling of the carbon nanotubes grown in trench structures by employing a chemical mechanical polishing process. They lead to strong adhesion and a uniform distance from the carbon nanotube tips to the electrode. The measured emission property of the arrays showed a remarkably uniform and high current density. The gate leakage current could be remarkably reduced by coating of thin $SiO_{2}$ insulating layer over the gate metal. The field enhancement factor(${\beta}$) and emission area(${\alpha}$) were calculated from the F-N plot. This process can be applicable to fabrication of high power CNT vacuum transistors with good electrical performance.

The Fabrication Processes for the Planarization of Sacrificial Layers over Hollow Structures (Hollow Structure에서의 희생층 평탄화 제작 공정)

  • Yoon Yong-Seop;Bae Ki-Deok;Choi Hyung;Jun Chan-Bong;Ro Kwang-Choon
    • The Transactions of the Korean Institute of Electrical Engineers C
    • /
    • v.53 no.10
    • /
    • pp.546-550
    • /
    • 2004
  • Two fabrication approaches are proposed to planarize the sacrificial layer over hollow structures. One is the photoresist filling method that makes use of photolithography, thermal curing and plasma ashing. The other is the lamination method that is applying pressure and temperature to the organic film over the hollow structures. The fabrication results are compared with those of CMP process. Trenches and cavities with various dimensions have been made for the porposed process. Upon measuring the planarization levels, they are dependent on planarization methods and the geometrical size of hollow structures. The photoresist filling method is so strongly dependent on the width and depth of trenches that we have problems to use it for large dimensional trenches. To the contrary, the flatness of sacrificial layer over the trenches was found to be almost independent of trench dimensions for the lamination method. A CMP process shows the most excellent results, but the fabrication is complicated and the access to it is not so easy. It is important to choose the proper planarization method by considering the required flatness levels, materials to be planarized, and connection between the planarization step and the previous or the following process of it.