• Title/Summary/Keyword: SPICE Simulation

Search Result 285, Processing Time 0.022 seconds

Design of High Performance On -chip Voltage Controlled Oscillator Using GaAs MESFET (GaAs MESFET을 이용한 고성능 온-칩 전압 제어 발진기 설계)

  • 김재영;이범철;최종문;최우영;김봉렬
    • Journal of the Korean Institute of Telematics and Electronics B
    • /
    • v.33B no.12
    • /
    • pp.24-30
    • /
    • 1996
  • In this paper, we designed a new type of high frequency on-chip voltage controlled oscillator (VCO) using GaAs MESFET, and their performances were comapred with those of the conventional VCO. Each VCO was designed with three-to-five ring oscillator and inverter, buffer and NOR gate were implemented by GaAs source coupled FET logic, which has better speed and noise performance compared to other GaAs MESFET logic. SPICE simulation showed that the gain of conventional and our new VCO was 1.24[GHz/V], 0.54[GHz/V], respectively. The frquency tuning range were 2.31 to 3.55 [GHz] for conventional VCO and 2.47 to 3.01[GHz] for our new design. This shows that the factor of two gain reductin was achieved without too much sacrifice in the oscillation frequency. For our new VCO, the average temperature index was -2[MHz/.deg. C] in the range of -20~85[.deg. C] the power supply noise index was 5[MHz/%] for 5.3[V].+-.10[%] and total power consumption was 60.58[mW].

  • PDF

Triple Pull-Down Gate Driver Using Oxide TFTs (트리플 풀다운 산화물 박막트랜지스터 게이트 드라이버)

  • Kim, Ji-Sun;Park, Kee-Chan;Oh, Hwan-Sool
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.49 no.1
    • /
    • pp.1-7
    • /
    • 2012
  • We have developed a new gate driver circuit for liquid crystal displays using oxide thin-film transistors (TFTs). In the new gate driver, negative gate bias is applied to turn off the oxide TFTs because the oxide TFT occasionally has negative threshold voltage (VT). In addition, we employed three parallel pull-down TFTs that are turned on in turns to enhance the stability. SPICE simulation showed that the proposed circuit worked successfully covering the VT range of -3 V ~ +6 V And fabrication results confirmed stable operation of the new circuit using oxide TFTs.

Design of SOI CMOS image sensors using a nano-wire MOSFET-structure photodetector (나노 와이어 MOSFET 구조의 광검출기를 가지는 SOI CMOS 이미지 센서의 픽셀 설계)

  • Do, Mi-Young;Shin, Young-Shik;Lee, Sung-Ho;Park, Jae-Hyoun;Seo, Sang-Ho;Shin, Jang-Kyoo;Kim, Hoon
    • Journal of Sensor Science and Technology
    • /
    • v.14 no.6
    • /
    • pp.387-394
    • /
    • 2005
  • In order to design SOI CMOS image sensors, SOI MOSFET model parameters were extracted using the equation of bulk MOSFET model parameters and were optimized using SPICE level 2. Simulated I-V characteristics of the SOI NMOSFET using the extracted model parameters were compared to the experimental I-V characteristics of the fabricated SOI NMOSFET. The simulation results agreed well with experimental results. A unit pixel for SOI CMOS image sensors was designed and was simulated for the PPS, APS, and logarithmic circuit using the extracted model parameters. In these CMOS image sensors, a nano-wire MOSFET photodetector was used. The output voltage levels of the PPS and APS are well-defined as the photocurrent varied. It is confirmed that SOI CMOS image sensors are faster than bulk CMOS image sensors.

Optimal Design of a-Si TFT Array for Minimization of Data-line Capacitance and Its Implementation (데이터 배선 용량 최소화를 위한 비정질 실리콘 박막 트렌지스터 배열의 최적화 설계와 구현)

  • Kim, C.W.;Yoon, J.K.;Kim, S.Y.;Kim, J.H.
    • Journal of Biomedical Engineering Research
    • /
    • v.29 no.5
    • /
    • pp.392-399
    • /
    • 2008
  • Thin-film transistor (TFT) arrays for an x-ray detector require quite different design concept from that of the conventional active-matrix liquid crystal devices (AM-LCDs). In this paper anew design of TFT array which uses only SiNx for passivation layer is described to meet the detector performance and the product availability simultaneously. For the purpose of optimizing the design parameters of the TFT array, a Spice simulation was performed. As a result, some parameters, such as the TFT width, the data line capacitance, and the storage capacitance, were able to be fixed. The other parameters were decided within a permissible range of the TFT process especially the photolithography process and the wet etch process. Then we adapted the TFT array which had been produced by the proposed design to our prototype model (FDXD-1417 and evaluated it clinically by comparing with a commercial model (EPEX, Hologic, Beford, USA). The results say that our prototype model is slightly better than EPEX system in chest PA images. So we can prove the technical usefulness and the commercial values of the proposed TFT design.

Hardware implementation of a pulse-type neuron chain with a synapse function for hodgkin-huxley model (호지킨-헉슬리 모델을 위한 시냅스 기능을 지닌 신경세포 체인의 하드웨어 구현)

  • Jung, Jin-Woo;Kwon, Bo-Min;Park, Ju-Hong;Kim, Jin-Su;Lee, Je-Won;Park, Yong-Su;Song, Han-Jung
    • Journal of Sensor Science and Technology
    • /
    • v.18 no.2
    • /
    • pp.128-134
    • /
    • 2009
  • Integrated circuit of a new neuron chain with a synapse function for Hodgkin-Huxley model which is a good electrical model about a real biological neuron is implemented in a $0.5{\mu}m$ 1 poly 2 metal CMOS technology. Pulse type neuron chain consist of series connected current controlled single neurons through synapses. For the realization of the single neuron, a pair of voltage mode oscillators using operational transconductance amplifiers and capacitors is used. The synapse block which is a connection element between neurons consist of a voltage-current conversion circuit using current mirror. SPICE simulation results of the proposed circuit show 160 mV amplitude pulse output and propagation of the signal through synapses. Measurements of the fabricated pulse type neuron chip in condition of ${\pm}2.5\;V$ power supply are shown and compared with the simulated results.

Area and Power Efficient VLSI Architecture for Two Dimensional 16-point Modified Gate Diffusion Input Discrete Cosine Transform

  • Thiruveni, M.;Shanthi, D.
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.16 no.4
    • /
    • pp.497-505
    • /
    • 2016
  • The two-dimensional (2D) Discrete Cosine Transform (DCT) is used widely in image and video processing systems. The perception of human visualization permits us to design approximate rather than exact DCT. In this paper, we propose a digital implementation of 16-point approximate 2D DCT architecture based on one-dimensional (1D) DCT and Modified Gate Diffusion Input (MGDI) technique. The 8-point 1D Approximate DCT architecture requires only 12 additions for realization in digital VLSI. Additions can be performed using the proposed 8 transistor (8T) MGDI Full Adder which reduces 2 transistors than the existing 10 transistor (10T) MGDI Full Adder. The Approximate MGDI 2D DCT using 8T MGDI Full adders is simulated in Tanner SPICE for $0.18{\mu}m$ CMOS process technology at 100MHZ.The simulation result shows that 13.9% of area and 15.08 % of power is reduced in the 8-point approximate 2D DCT, 10.63 % of area and 15.48% of power is reduced in case of 16-point approximate 2D DCT using 8 Transistor MGDI Full Adder than 10 Transistor MGDI Full Adder. The proposed architecture enhances results in terms of hardware complexity, regularity and modularity with a little compromise in accuracy.

A 10-Gbit/s Limiting Amplifier Using AlGaAs/GaAs HBTs

  • Park, Sung-Ho;Lee, Tae-Woo;Kim, Yeong-Seuk;Kim, Il-Ho;Park, Moon-Pyung
    • Journal of Electrical Engineering and information Science
    • /
    • v.2 no.6
    • /
    • pp.197-201
    • /
    • 1997
  • To realize 10-Gbit/s optical transmission systems, we designed and fabricated a limiting amplifier with extremely high operation frequencies over 10-GHz using AlGaAs/GaAs heterojunction bipolar transistors (HBTs), and investigated their performances. Circuit design and simulation were performed using SPICE and LABRA. A discrete AlGaAs/GaAs HBT with the emitter area of 1.5${\times}$10$\mu\textrm{m}$$^2$, used for the circuit fabrication, exhibited the cutoff frequency of 63GHz and maximum oscillation frequency of 50GHz. After fabrication of MMICs, we observed the very wide bandwidth of DC∼15GHz for a limiting amplifier from the on-wafer measurement. Ceramic-packaged limiting amplifier showed the excellent eye opening, the output voltage swing of 750mV\ulcorner, and the rise/fall time of 40ps, measured at the data rates of 10-Gbit/s.

  • PDF

The Analysis of DC and AC Current Crowding Effects Model in Bipolar Junction Transistors Using a New Extraction Method (새로운 측정방법을 이용한 바이폴라 트랜지스터에서의 직류 및 교류 전류 편중 효과에 관한 해석)

  • 이흥수;이성현;김봉렬
    • Journal of the Korean Institute of Telematics and Electronics A
    • /
    • v.31A no.8
    • /
    • pp.46-52
    • /
    • 1994
  • DC and AC current crowding effects for microwave and high speed bipolar transistors are investigated in detail using a new and accurate measurement technique based on Z-parameter equationa. Using the new measurement technique dc and ac current crowding effects have been explained clearly in bipolar junction transistors. To model ac crowding effects a capacitive element defined as base capacitance (C$_b$), called ac crowding capacitance is added to base resistance in parallel thereby treating the base resistance(R$_b$) as base impedance Z$_b$. It is shown that base resistance decreases with increasing collector current due to dc current crowding and approaches to a certain limited value at high collector current due to current crowding and approaches to a certain limited value at high collector currents regardless of the emitter size. It is also observed that due to ac current crowding base capacitance increases with increasing collector current. To quantigy the ac crowding effects for SPICE circuit simulation the base capacitance(C$_b$) including the base depletion and diffusion components has been modeled with an analytical expression form.

  • PDF

Influences of the Length of Connecting Leads on the Energy Coordination in Coordinated SPD Systems (협조된 SPD시스템에서 접속선의 길이가 에너지협조에 미치는 영향)

  • Lee, Bok-Hee;Shin, Hee-Kyung
    • Journal of the Korean Institute of Illuminating and Electrical Installation Engineers
    • /
    • v.28 no.6
    • /
    • pp.91-98
    • /
    • 2014
  • For the purpose of designing and applying the optimum surge protection scheme, multi-stage coordinated surge protective device(SPD) system is suitable to successfully fulfill its tasks; first, to divert a large amount of the transient energy, second, to clamp the overvoltage to the level below the withstand impulse voltage of the equipment to be protected. The length of SPD connecting leads shall be as short as possible. Long connecting leads will degrade the protection effect of SPDs. In this paper, the influences of the length of connecting leads on the energy sharing in a coordinated SPD system were investigated experimentally, and the simulation of determining the energy sharing and protection voltage level of each SPD depending on the length of connecting leads was carried out by using P-spice program. It was confirmed that the protection voltage level and energy sharing in coordinated SPD systems are strongly influenced by the length of connecting leads.

Circuit design of current driving A/D converter (전류 구동형 A/D converter 회로 설계)

  • Lee, Jong-Gyu;Oh, Woo-Jin;Kim, Myung-Sik
    • Journal of the Korea Institute of Information and Communication Engineering
    • /
    • v.11 no.11
    • /
    • pp.2100-2106
    • /
    • 2007
  • Multi-stage folding A/D converter circuit with $0.25{\mu}m$ N-well CMOS technology is designed. This A/D converter consists of a transconductance circuit, linear folder circuit and 1bit A/D converter circuit. In H-spice simulation results, linear folder circuits having high linearity can be obtained when the current mode is used instead of voltage mode. And in case of 6bit, the delay time is limited about 40ns. From this results, 6bit 25MSPS A/D converter circuit can be realized.