• Title/Summary/Keyword: RF-CMOS

Search Result 345, Processing Time 0.026 seconds

Implementation of a CMOS RF Transceiver for 900MHz ZigBee Applications (ZigBee 응용을 위한 900MHz CMOS RF 송.수신기 구현)

  • Kwon, J.K.;Park, K.Y.;Choi, Woo-Young;Oh, W.S.
    • Journal of the Institute of Electronics Engineers of Korea TC
    • /
    • v.43 no.11 s.353
    • /
    • pp.175-184
    • /
    • 2006
  • In this paper, we describe a 900MHz CMOS RF transceiver using an ISM band for ZigBee applications. The architecture of the designed rx front-end, which consists of a low noise amplifier, a down-mixer, a programmable gain amplifier and a band pass filter. And the tx front-end, which consists of a band pass filter, a programmable gain amplifier, an up-mixer and a drive amplifier. A low-if topology is adapted for transceiver architecture, and the total current consumption is reduced by using a low power topology. Entire transceiver is verified by means of post-layout simulation and is implemented in 0.18um RF CMOS technology. The fabricated chip demonstrate the measured results of -92dBm minimum rx input level and 0dBm maximum tx output level. Entire power consumption is 32mW(@1.8VDD). Die area is $2.3mm{\times}2.5mm$ including ESD protection diode pads.

A High Linear And Low Noise COMOS RF Front-End For 2.4GHz ZigBee Applications (지그비(ZigBee) 응용을 위한 고선형, 저잡음 2.4GHz CMOS RF 프론트-엔드(Front-End))

  • Lee, Seung-Min;Jung, Chun-Sik;Kim, Young-Jin;Baek, Dong-Hyun
    • Journal of Advanced Navigation Technology
    • /
    • v.12 no.6
    • /
    • pp.604-610
    • /
    • 2008
  • A 2.4 GHz CMOS RF front-end using for ZigBee application is described The front-end consists of a low noise amplifier and a down-mixer and uses a 2 MHz IF frequency. A common source with resistive feedback and an inductive degeneration are adopted for a low noise amplifier, and a 20 dB gain control step is digitally controlled. A passive mixer for low current consumption is employed. The RF front-end is implemented in 0.18 ${\mu}m$IP6M CMOS process. The measured performance is 4.44 dB NF and -6.5 dBm IIP3 while consuming 3.28 mA current from a 1.8 V supply.

  • PDF

A study on the design of thyristor-type ESD protection devices for RF IC's (RF IC용 싸이리스터형 정전기 보호소자 설계에 관한 연구)

  • Choi, Jin-Young;Cho, Kyu-Sang
    • Journal of IKEEE
    • /
    • v.7 no.2 s.13
    • /
    • pp.172-180
    • /
    • 2003
  • Based on simulation results and accompanying analysis, we suggest a thyristor-type ESD protection device structure suitable for implementation in standard CMOS processes to reduce the parasitic capacitances added to the input nodes, which is very important in CMOS RF ICs. We compare DC breakdown characteristics of the suggested device to those of a conventional NMOS protection device to show the benefits of using the suggested device for ESD protection. The characteristic improvements are demonstrated and the corresponding mechanisms are explained based on simulations. Structure dependencies are also examined to define the optimal structure. AC simulation results are introduced to estimate the magnitude of reduction in the added parasitic capacitance when using the suggested device for ESD protection. The analysis shows a possibility of reducing the added parasitic capacitance down to about 1/40 of that resulting with a conventional NMOS protection transistor, while maintaining robustness against ESD.

  • PDF

A Low Noise and Low Power RF Front-End for 5.8-GHz DSRC Receiver in 0.13 ㎛ CMOS

  • Choi, Jae-Yi;Seo, Shin-Hyouk;Moon, Hyun-Won;Nam, Il-Ku
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.11 no.1
    • /
    • pp.59-64
    • /
    • 2011
  • A low noise and low power RF front-end for 5.8 GHz DSRC (Dedicated Short Range Communication) receiver is presented. The RF front-end is composed of a single-to-differential two-stage LNA and a Gilbert down-conversion mixer. In order to remove an external balun and 5.8 GHz LC load tuning circuit, a single-to-differential LNA with capacitive cross coupled pair is proposed. The RF front-end is fabricated in a 0.13 ${\mu}m$ CMOS process and draws 7.3 mA from a 1.2 V supply voltage. It shows a voltage gain of 40 dB and a noise figure (NF) lower than 4.5 dB over the entire DSRC band.

Scalable Inductor Modeling for $0.13{\mu}m$ RF CMOS Technology ($0.13{\mu}m$ RF CMOS 공정용 스케일러블 인덕터 모델링)

  • Kim, Seong-Kyun;Ahn, Sung-Joon;Kim, Byung-Sung
    • Journal of the Institute of Electronics Engineers of Korea TC
    • /
    • v.46 no.1
    • /
    • pp.94-101
    • /
    • 2009
  • This paper presents scalable modeling of spiral inductors for RFIC design based on $0.13{\mu}m$ RF CMOS process. For scalable modeling, several inductor patterns are designed and fabricated with variations of width, number of turns and inner radius. Feeding structures are optimized for accurate de-embedding of pad effects. After measuring the S parameters of the fabricated patterns, double-$\pi$ equivalent circuit parameters are extracted for each device and their geometrical dependences are modeled as scalable functions. The inductor library provides two types of models including standard and symmetric inductors. Standard and symmetric inductors have the range of $0.12{\sim}10.7nH$ and $0.08{\sim}13.6nH$ respectively. The models are valid up to 30GHz or self-resonance frequency. Through this research, a scalable inductor library with an error rate below 10% is developed for $0.13{\mu}m$ RF CMOS process.

A 0.13-㎛ Zero-IF CMOS RF Receiver for LTE-Advanced Systems

  • Seo, Youngho;Lai, Thanhson;Kim, Changwan
    • Journal of electromagnetic engineering and science
    • /
    • v.14 no.2
    • /
    • pp.61-67
    • /
    • 2014
  • This paper presents a zero-IF CMOS RF receiver, which supports three channel bandwidths of 5/10/40MHz for LTE-Advanced systems. The receiver operates at IMT-band of 2,500 to 2,690MHz. The simulated noise figure of the overall receiver is 1.6 dB at 7MHz (7.5 dB at 7.5 kHz). The receiver is composed of two parts: an RF front-end and a baseband circuit. In the RF front-end, a RF input signal is amplified by a low noise amplifier and $G_m$ with configurable gain steps (41/35/29/23 dB) with optimized noise and linearity performances for a wide dynamic range. The proposed baseband circuit provides a -1 dB cutoff frequency of up to 40MHz using a proposed wideband OP-amp, which has a phase margin of $77^{\circ}$ and an unit-gain bandwidth of 2.04 GHz. The proposed zero-IF CMOS RF receiver has been implemented in $0.13-{\mu}m$ CMOS technology and consumes 116 (for high gain mode)/106 (for low gain mode) mA from a 1.2 V supply voltage. The measurement of a fabricated chip for a 10-MHz 3G LTE input signal with 16-QAM shows more than 8.3 dB of minimum signal-to-noise ratio, while receiving the input channel power from -88 to -12 dBm.

A Fully Integrated Low-IF Receiver using Poly Phase Filter for VHF Applications (다중위상필터(Poly Phase Filter)를 이용한 VHF용 Low-IF 수신기 설계)

  • Kim, Seong-Do;Park, Dong-Woon;Oh, Seung-Hyeub
    • The Journal of Korean Institute of Communications and Information Sciences
    • /
    • v.35 no.5A
    • /
    • pp.482-489
    • /
    • 2010
  • In this paper we have proposed a new architecture of DQ-IRM(Double-Quadrature Image Rejection Mixer) for image rejection in the low-IF receiver. It consist of a frequency-tunable RF PPF(Poly Phase Filter) and the quadrature mixers. The conventional DQ-IRM generates the quadrature RF signals for the RF wide band at once. But the proposed DQ-IRM with the frequency-tuable RF PPF generates the quadrature RF signals for the narrow band of 2~3 channels bandwidth, which is partitioned from the RF wide band. We designed the CMOS RF tuner for T-DMB(Terrestrial Digital Multimedia Broadcasting) with the proposed 3rd DQ-IRM using a 0.18um CMOS technology and verified the performances of the designed receiver such as the image rejection ratio, the noise figure and the power consumption. The overall NF of the RF tuner is about 1.26 dB and the image reject ratio is about 51 dB. The power consumption is 55.8 mW at 1.8 V supply voltage. The chip area is $3.0{\times}2.5mm^2$.

An Integrated Si BiCMOS RF Transceiver for 900 MHz GSM Digital Handset Application (I) : RF Receiver Section (900MHz GSM 디지털 단말기용 Si BiCMOS RF송수신 IC개발 (I) : RF수신단)

  • Park, In-Shig;Lee, Kyu-Bok;Kim, Jong-Kyu;Kim, Han-Sik
    • Journal of the Korean Institute of Telematics and Electronics S
    • /
    • v.35S no.9
    • /
    • pp.9-18
    • /
    • 1998
  • A single RF transceiver chip for an extended GSM handset application was designedm, fabricated and evaluated. A RFIC was fabricated by using silicon BiCMOS process, and then packaged in 80 pin TQFP of $10 {\times} 10 mm^{2}$ in size. As a result, it was achieved guite reasonable integraty and good RF performance at the operation voltage of 3.3V. This paper describes development results of RF receiver section of the RFIC, which includes LNA, down conversion mixer, AGC, switched capacitor filter and down sampling mixer. The test results show that RF receiver section is well operated within frequency range of 925 ~960 MHz, which is defined on the extended GSM specification (E-GSM). The receiver section also reveals moderate power consumption of 67 mA and minimum detectable signal of -105 dBm.

  • PDF

Implementation of a RF transceiver for WRAN System Using Cognitive Radio Technology in TV Whitespace Band (Cognitive Radio 기술 기반의 TV Whitespace대역 WRAN 시스템의 RF 송.수신기 구현)

  • Min, Jun-Ki;Hwang, Sung-Ho;Kim, Ki-Hong;Park, Yong-Woon
    • The Journal of Korean Institute of Communications and Information Sciences
    • /
    • v.35 no.5A
    • /
    • pp.496-503
    • /
    • 2010
  • The implementation of a RF transceiver for WRAN(Wireless Regional Area Network) system based on IEEE 802.22 standard using Cognitive Radio technology is presented in this paper. A CMOS RF transceiver IC for WRAN system operates in VHF/UHF(54~862MHz) broadband, and employs dual-path direct-conversion configuration and the in-band harmonic distortions are effectively suppressed by exploiting the dual-path direct conversion architecture. For 64QAM(3/4 coding rate) OFDM signal, an EVM of <-31.4dB(2.7%) has been achieved at 10dBm off-chip PA output power and the total chip area with pads is 12.95 mm2. The experimental results show that the proposed CMOS RF transceiver IC has perfect performance for WRAN system based on TDD(Time Division Duplex) mode.

RF Power Amplifier using 0.25${\mu}{\textrm}{m}$ standard CMOS Technology (0.25${\mu}{\textrm}{m}$ 표준 CMOS 공정을 이용한 RF 전력증폭기)

  • 박수양;전동환;송한정;손상희
    • Proceedings of the IEEK Conference
    • /
    • 1999.11a
    • /
    • pp.851-854
    • /
    • 1999
  • A high efficient, CMOS RF power amplifier at a 2.SV power supply for the band of 902-928MHz was designed and analyzed in 0.25${\mu}{\textrm}{m}$ standard CMOS technology. The output power of designed amplifier is being digitally controlled from a minimum of 2㎽ to a maximum of 21㎽, corresponding to a dynamic range of l0㏈ power control. The frequency response of this power amplifier is centered roughly at 915MHz. The power added efficiency of designed amplifer is almost 48% at maximum output power of 21㎽.

  • PDF