• 제목/요약/키워드: the frame of multipliers

검색결과 16건 처리시간 0.026초

THE WOVEN FRAME OF MULTIPLIERS IN HILBERT C* -MODULES

  • Irani, Mona Naroei;Nazari, Akbar
    • 대한수학회논문집
    • /
    • 제36권2호
    • /
    • pp.257-266
    • /
    • 2021
  • In this paper, by using the sequence of adjointable operators from C*-algebra 𝓐 into Hilbert 𝓐-module E, the woven frames of multipliers in Hilbert C*-modules are introduced. Meanwhile, we study the effect of operators on these frames and, also we construct the new woven frame of multipliers in Hilbert 𝓐-module 𝓐. Finally, compositions of woven frames of multipliers in Hilbert C*-modules are studied.

INVERTIBILITY OF GENERALIZED BESSEL MULTIPLIERS IN HILBERT C-MODULES

  • Tabadkan, Gholamreza Abbaspour;Hosseinnezhad, Hessam
    • 대한수학회보
    • /
    • 제58권2호
    • /
    • pp.461-479
    • /
    • 2021
  • This paper includes a general version of Bessel multipliers in Hilbert C∗-modules. In fact, by combining analysis, an operator on the standard Hilbert C∗-module and synthesis, we reach so-called generalized Bessel multipliers. Because of their importance for applications, we are interested to determine cases when generalized multipliers are invertible. We investigate some necessary or sufficient conditions for the invertibility of such operators and also we look at which perturbation of parameters preserve the invertibility of them. Subsequently, our attention is on how to express the inverse of an invertible generalized frame multiplier as a multiplier. In fact, we show that for all frames, the inverse of any invertible frame multiplier with an invertible symbol can always be represented as a multiplier with an invertible symbol and appropriate dual frames of the given ones.

ON FRAMES FOR COUNTABLY GENERATED HILBERT MODULES OVER LOCALLY C*-ALGEBRAS

  • Alizadeh, Leila;Hassani, Mahmoud
    • 대한수학회논문집
    • /
    • 제33권2호
    • /
    • pp.527-533
    • /
    • 2018
  • Let $\mathcal{X}$ be a countably generated Hilbert module over a locally $C^*$-algebra $\mathcal{A}$ in multiplier module M($\mathcal{X}$) of $\mathcal{X}$. We propose the necessary and sufficient condition such that a sequence $\{h_n:n{{\in}}\mathbb{N}\}$ in M($\mathcal{X}$) is a standard frame of multipliers in $\mathcal{X}$. We also show that if T in $b(L_{\mathcal{A}}(\mathcal{X}))$, the space of bounded maps in set of all adjointable maps on $\mathcal{X}$, is surjective and $\{h_n:n{{\in}}\mathbb{N}\}$ is a standard frame of multipliers in $\mathcal{X}$, then $\{T{\circ}h_n:n{\in}\mathbb{N}}$ is a standard frame of multipliers in $\mathcal{X}$, too.

효율적인 디지털 위성 방송 프레임 동기 검출 회로 및 낮은 복잡도의 자동 이득 제어 회로 (Efficient Frame Synchronization Detector and Low Complexity Automatic Gain Controller for DVB-S2)

  • 최진규;선우명훈;김판수;장대익
    • 대한전자공학회논문지SD
    • /
    • 제46권2호
    • /
    • pp.31-37
    • /
    • 2009
  • 본 논문은 위성방송 표준인 DVB-S2 (Digital Video Broadcasting-Satellite second generation) 에 적용 가능한 효율적인 변조모드 추정 가능한 프레임 동기 검출 회로를 제안한다. 매우 낮은 SNR에서 SOF (Start Of Frame)를 검출하고 변조 모드를 추정하기 위해 본 논문에서는 새로운 상관기 방식의 프레임 동기 검출 회로 구조와 낮은 복잡도의 AGC (Automatic Gain Controller)를 제안한다. 제안한 프레임 동기 검출 회로는 복잡도가 높은 기존의 D-GPDI (Differential - Generalized Post Detection Integration) 알고리즘을 직접 구현한 방식과 비교하여 약 93%의 곱셈기 개수와 89%의 덧셈기 개수를 줄일 수 있었으며 Xilinx Virtex II FPGA 검증 보드를 이용하여 제안된 구조를 검증하였다.

Toward the computational rheometry of filled polymeric fluids

  • Hwang, Wook-Ryol;Hulsen Martien A.
    • Korea-Australia Rheology Journal
    • /
    • 제18권4호
    • /
    • pp.171-181
    • /
    • 2006
  • We present a short review for authors' previous work on direct numerical simulations for inertialess hard particle suspensions formulated either with a Newtonian fluid or with viscoelastic polymeric fluids to understand the microstructural evolution and the bulk material behavior. We employ two well-defined bi-periodic domain concepts such that a single cell problem with a small number of particles may represent a large number of repeated structures: one is the sliding bi-periodic frame for simple shear flow and the other is the extensional bi-periodic frame for planar elongational flow. For implicit treatment of hydrodynamic interaction between particle and fluid, we use the finite-element/fictitious-domain method similar to the distributed Lagrangian multiplier (DLM) method together with the rigid ring description. The bi-periodic boundary conditions can be effectively incorportated as constraint equations and implemented by Lagrangian multipliers. The bulk stress can be evaluated by simple boundary integrals of stresslets on the particle boundary in such formulations. Some 2-D example results are presented to show effects of the solid fraction and the particle configuration on the shear and elongational viscosity along with the micro-structural evolution for both particles and fluid. Effects of the fluid elasticity has been also presented.

Plastic design of seismic resistant reinforced concrete frame

  • Montuori, Rosario;Muscati, Roberta
    • Earthquakes and Structures
    • /
    • 제8권1호
    • /
    • pp.205-224
    • /
    • 2015
  • A new method for designing moment resisting concrete frames failing in a global mode is presented in this paper. Starting from the analysis of the typical collapse mechanisms of frames subjected to horizontal forces, the method is based on the application of the kinematic theorem of plastic collapse. The beam section properties are assumed to be known quantities, because they are designed to resist vertical loads. As a consequence, the unknowns of the design problem are the column sections. They are determined by means of design conditions expressing that the kinematically admissible multiplier of the horizontal forces corresponding to the global mechanism has to be the smallest among all kinematically admissible multipliers. In addition, the proposed design method includes the influence of second-order effects. In particular, second-order effects can play an important role in the seismic design and can be accounted for by means of the mechanism equilibrium curves of the analysed collapse mechanism. The practical application of the proposed methodology is herein presented with reference to the design of a multi-storey frame whose pattern of yielding is validated by means of push-over analysis.

Analysis of light-frame, low-rise buildings under simulated lateral wind loads

  • Fischer, C.;Kasal, B.
    • Wind and Structures
    • /
    • 제12권2호
    • /
    • pp.89-101
    • /
    • 2009
  • The Monte Carlo procedure was used to simulate wind load effects on a light-frame low-rise structure of irregular shape and a main wind force resisting system. Two analytical models were studied: rigid-beam and rigid-plate models. The models assumed that roof diaphragms were rigid beam or rigid plate and shear walls controlled system behavior and failure. The parameters defining wall stiffness, including imperfections, were random and included wall stiffness, wall capacity and yield displacements. The effect of openings was included in the simulation via a set of discrete multipliers with uniform distribution. One and two-story buildings were analyzed and the models can be expanded into multiple-floor structures provided that the assumptions made in this paper are not violated.

A Finite field multiplying unit using Mastrovito's arhitecture

  • Moon, San-Gook
    • 한국정보통신학회:학술대회논문집
    • /
    • 한국해양정보통신학회 2005년도 춘계종합학술대회
    • /
    • pp.925-927
    • /
    • 2005
  • The study is about a finite field multiplying unit, which performs a calculation t-times as fast as the Mastrovito's multiplier architecture, suggesting and using the 2-times faster multiplier architecture. Former studies on finite field multiplication architecture includes the serial multiplication architecture, the array multiplication architecture, and the hybrid finite field multiplication architecture. Mastrovito's serial multiplication architecture has been regarded as the basic architecture for the finite field multiplication, and in order to exploit parallelism, as much resources were expensed to get as much speed in the finite field array multipliers. The array multiplication architecture has weakness in terms of area/performance ratio. In 1999, Parr has proposed the hybrid multipcliation architecture adopting benefits from both architectures. In the hybrid multiplication architecture, the main hardware frame is based on the Mastrovito's serial multiplication architecture with smaller 2-dimensional array multipliers as processing elements, so that its calculation speed is fairly fast costing intermediate resources. However, as the order of the finite field, complex integers instead of prime integers should be used, which means it cannot be used in the high-security applications. In this paper, we propose a different approach to devise a finite field multiplication architecture using Mastrovito's concepts.

  • PDF

공통 자기 상관기를 이용한 효율적인 디지털 위성 방송 프레임 동기부 회로 구조 (Efficient Frame Synchronizer Architecture Using Common Autocorrelator for DVB-S2)

  • 최진규;선우명훈;김판수;장대익
    • 대한전자공학회논문지SD
    • /
    • 제46권4호
    • /
    • pp.64-71
    • /
    • 2009
  • 본 논문은 위성방송 표준인 DVB-S2 (Digital Video Broadcasting via Satellite, Second generation) 에 적용 가능한 공통 자기상관 연산기를 사용한 효율적인 프레임 동기부 회로를 제안한다. 열악한 채널 상태 환경에서의 안정적인 성능을 달성하고 구현된 기능 동기블록의 하드웨어 자원을 효율적으로 활용하기 위해 본 논문에서는 새로운 구조의 효율적인 공통 자기상관기 구조를 제안한다. 제안한 동기부 회로는 병렬 구조를 취함으로써 프레임, 주파수 동기부 회로의 성능을 개선하여 프레임 동기부의 복잡도를 현저히 감소시킬 수 있었다. 따라서 제안한 동기부 회로는 직접 구현한 방식과 비교하여 약 92%의 곱셈기 개수와 81%의 덧셈기 개수를 줄일 수 있었다. 또한 FPGA 보드와 R&STM SFU 방송 테스트 장비를 이용하여 제안된 구조를 검증하였으며 총 LUTs는 XilinxTM Viertex IV LX200 칩의 29,821을 차지하였다.

효율적인 실시간 영상처리용 2-D 컨볼루션 필터 칩 (An Efficient 2-D Conveolver Chip for Real-Time Image Processing)

  • 은세영;선우명
    • 전자공학회논문지C
    • /
    • 제34C권10호
    • /
    • pp.1-7
    • /
    • 1997
  • This paper proposes a new real-time 2-D convolver filter architecture wihtout using any multiplier. To meet the massive amount of computations for real-time image processing, several commercial 2-D convolver chips have many multipliers occupying large VLSI area. Te proposed architecture using only one shift-and-accumulator can reduce the chip size by more than 70% of commercial 2-D convolver filter chips and can meet the real-time image processing srequirement, i.e., the standard of CCIR601. In addition, the proposed chip can be used for not only 2-D image processing but also 1-D signal processing and has bood scalability for higher speed applications. We have simulated the architecture by using VHDL models and have performed logic synthesis. We used the samsung SOG cell library (KG60K) and verified completely function and timing simulations. The implemented filter chip consists of only 3,893 gates, operates at 125 MHz and can meet the real-time image processing requirement, that is, 720*480 pixels per frame and 30 frames per second (10.4 mpixels/second).

  • PDF