• Title/Summary/Keyword: source follower

Search Result 33, Processing Time 0.019 seconds

Bandwidth - Power Optimization Methodology for SFB Filter Design

  • Shin, Hun-Do;Ryu, Seung-Tak
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.12 no.1
    • /
    • pp.88-98
    • /
    • 2012
  • In this paper, the relationship between the bandwidth (BW) and power efficiency of a source follower based (SFB) filter is quantitatively analyzed, and a design methodology for a SFB filter for optimized BW - power consumption is introduced. The proposed design methodology achieves a maximum BW at a target quality (Q) factor for the given power consumption constraint by controlling design factors individually. In order to achieve the target BW from the maximized BW, a tuning method is introduced. Through the proposed design methodology, a fourth order Butterworth filter was implemented in 0.18 ${\mu}m$ CMOS technology. The measured BW, power consumption, and IIP3 are 100 MHz, 33 ${\mu}W$, and 9 dBm, respectively. Compared with other filter structures, the measured results show high BW - power efficiency.

Source-Follower Type Analog Buffer Using Low Temperature Poly-Si TFTs for AMLCDs

  • Chen, Bo-Ting;Tai, Ya-Hsiang;Wei, Ying-Jyun;Tsai, Chun-Chien;Chen, Hsu-Hsin;Huang, Chun-Yao;Kuo, Yu-Ju;Cheng, Huang-Chung
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 2006.08a
    • /
    • pp.1243-1246
    • /
    • 2006
  • A new source follower circuit for the integrated circuit of AMLCDs is proposed. Active load is added and calibration operation is applied to compensate the circuits. Proposed circuit is capable of minimizing the variation from both timing and device variations through measured results, the uniformity and bias effect are discussed.

  • PDF

Design of the low noise CMOS LDO regulator for a low power capacitivesensor interface (저전력 용량성 센서 인터페이스를 위한 저잡음 CMOS LDO 레귤레이터 설계)

  • Kwon, Bo-Min;Jung, Jin-Woo;Kim, Ji-Man;Park, Yong-Su;Song, Han-Jung
    • Journal of Sensor Science and Technology
    • /
    • v.19 no.1
    • /
    • pp.25-30
    • /
    • 2010
  • This paper presents a low noise CMOS regulator for a low power capacitive sensor interface in a $0.5{\mu}m$ CMOS standard technology. Proposed LDO regulator circuit consist of a voltage reference block, an error amplifier and a new buffer between error amplifier and pass transistor for a good output stability. Conventional source follower buffer structure is simple, but has a narrow output swing and a low S/N ratio. In this paper, we use a 2-stage wide band OTA instead of source follower structure for a buffer. From SPICE simulation results, we got 0.8 % line regulation and 0.18 % load regulation.

Low-Noise MEMS Microphone Readout Integrated Circuit Using Positive Feedback Signal Amplification

  • Kim, Yi-Gyeong;Cho, Min-Hyung;Lee, Jaewoo;Jeon, Young-Deuk;Roh, Tae Moon;Lyuh, Chun-Gi;Yang, Woo Seok;Kwon, Jong-Kee
    • ETRI Journal
    • /
    • v.38 no.2
    • /
    • pp.235-243
    • /
    • 2016
  • A low-noise readout integrated circuit (ROIC) for a microelectromechanical systems (MEMS) microphone is presented in this paper. A positive feedback signal amplification technique is applied at the front-end of the ROIC to minimize the effect of the output buffer noise. A feedback scheme in the source follower prevents degradation of the noise performance caused by both the noise of the input reference current and the noise of the power supply. A voltage booster adopts noise filters to cut out the noise of the sensor bias voltage. The prototype ROIC achieves an input referred noise (A-weighted) of -114.2 dBV over an audio bandwidth of 20 Hz to 20 kHz with a $136{\mu}A$ current consumption. The chip is occupied with an active area of $0.35mm^2$ and a chip area of $0.54mm^2$.

CMOS Image Sensor with Dual-Sensitivity Photodiodes and Switching Circuitfor Wide Dynamic Range Operation

  • Lee, Jimin;Choi, Byoung-Soo;Bae, Myunghan;Kim, Sang-Hwan;Oh, Chang-Woo;Shin, Jang-Kyoo
    • Journal of Sensor Science and Technology
    • /
    • v.26 no.4
    • /
    • pp.223-227
    • /
    • 2017
  • Conventional CMOS image sensors (CISs) have a trade-off relationship between dynamic range and sensitivity. In addition, their sensitivity is determined by the photodiode capacitance. In this paper, CISs that consist of dual-sensitivity photodiodes in a unit pixel are proposed for achieving wide dynamic ranges. In the proposed CIS, signal charges are generated in the dual photodiodes during integration, and these generated signal charges are accumulated in the floating-diffusion node. The signal charges generated in the high-sensitivity photodiodes are transferred to the input of the comparator through an additional source follower, and the signal voltages converted by the source follower are compared with a reference voltage in the comparator. The output voltage of the comparator determines which photodiode is selected. Therefore, the proposed CIS composed of dual-sensitivity photodiodes extends the dynamic range according to the intensity of light. A $94{\times}150$ pixel array image sensor was designed using a conventional $0.18{\mu}m$ CMOS process and its performance was simulated.

Blooming Suppression of an npn MOS Image Sensor (npn MOS 영상소자의 블루밍억제에 관한 연구)

  • 갑형철;민홍식;이종덕
    • Journal of the Korean Institute of Telematics and Electronics
    • /
    • v.25 no.4
    • /
    • pp.417-421
    • /
    • 1988
  • In order to analyze the blooming suppression mechanism of a MOS image sensor, test photodiodes have been fabricated and characterized by attaching a source follower circuit. The blooming suppression ability of npn structure compared to that of np structure is quantitatively analyzed and measured by experiment. The dependency of the blooming current on the substrate voltage, the vertical MOS gate voltage and the video voltage is measured and the optimum condition for blooming suppression is presented.

  • PDF

Characteristics of Neuron-MOSFET for the implementation of logic circuits (논리 회로 구현을 위한 neuron-MOSFET 특성)

  • 김세환;유종근;정운달;박종태
    • Proceedings of the IEEK Conference
    • /
    • 1999.06a
    • /
    • pp.247-250
    • /
    • 1999
  • This paper presents characteristics of neuron-MOSFET for the implementation of logic circuits such at the inverter and D/A converter. Neuron-MOSFETS were fabricated using double poly CMOS process. From the measured results, it was found that noise margin of the inverter was dependant on the coupling ratio and a complete D/A characteristics of the source follower could be obtained by using any input Sate as a control gate.

  • PDF

A 1.8GHz Low Voltage CMOS RF Down-Conversion Mixer (1.8GHz 대역의 저전압용 CMOS RF하향변환 믹서 설계)

  • 김희진;이순섭;김수원
    • Proceedings of the IEEK Conference
    • /
    • 2000.06e
    • /
    • pp.61-64
    • /
    • 2000
  • This paper describes a RF Down-Conversion Mixer for mobile communication systems. This circuit achieves low voltage operation and low power consumption by reducing stacked devices of conventional gilbert cell mixer. In order to reduce stacked devices, we use source-follower structure. The proposed RF Down-Conversion mixer operates up to 1.85GHz at 1.5V power supply with 0.25um CMOS technology and consumes 2.2mA.

  • PDF

Design of the LDO Regulator with 2-stage wide-band OTA for High Speed PMIC (고속 PMIC용 2단 광대역 OTA방식의 LDO 레귤레이터 설계)

  • Kwon, Bo-Min;Song, Han-Jung
    • Journal of the Korea Academia-Industrial cooperation Society
    • /
    • v.11 no.4
    • /
    • pp.1222-1228
    • /
    • 2010
  • This paper presents a design of the CMOS LDO regulator with a fast transient response for a high speed PMIC(power management integrated circuit). Proposed LDO regulator circuit consists of a reference voltage circuit, an error amplifier and a power transistor. 2-stage wide-band OTA buffer between error amplifier and power transistor is added for a good output stability. Although conventional source follower buffer structure is simple, it has a narrow output swing and a low S/N ratio. In this paper, we use a 2-stage wide-band OTA instead of source follower structure for a buffer. From HSPICE simulation results using a $0.5{\mu}m$ CMOS standard technology, simulation results were 16 mV/V line regulation and 0.007 %/mA load regulation.

SOI CMOS image sensor with pinned photodiode on handle wafer (SOI 핸들 웨이퍼에 고정된 광다이오드를 가진 SOI CMOS 이미지 센서)

  • Cho, Yong-Soo;Choi, Sie-Young
    • Journal of Sensor Science and Technology
    • /
    • v.15 no.5
    • /
    • pp.341-346
    • /
    • 2006
  • We have fabricated SOI CMOS active pixel image sensor with the pinned photodiode on handle wafer in order to reduce dark currents and improve spectral response. The structure of the active pixel image sensor is 4 transistors APS which consists of a reset and source follower transistor on seed wafer, and is comprised of the photodiode, transfer gate, and floating diffusion on handle wafer. The source of dark current caused by the interface traps located on the surface of a photodiode is able to be eliminated, as we apply the pinned photodiode. The source of dark currents between shallow trench isolation and the depletion region of a photodiode can be also eliminated by the planner process of the hybrid bulk/SOI structure. The photodiode could be optimized for better spectral response because the process of a photodiode on handle wafer is independent of that of transistors on seed wafer. The dark current was about 6 pA at 3.3 V of floating diffusion voltage in the case of transfer gate TX = 0 V and TX=3.3 V, respectively. The spectral response of the pinned photodiode was observed flat in the wavelength range from green to red.