• Title/Summary/Keyword: source/drain

Search Result 578, Processing Time 0.033 seconds

도핑 농도의 변화에 따른 MOSFET Total current 특성변화

  • Lee, Jin-Seong
    • Proceeding of EDISON Challenge
    • /
    • 2017.03a
    • /
    • pp.487-489
    • /
    • 2017
  • Source와 Drain 부분에 도핑의 농도를 변화시킴으로써 MOSFET의 내부의 Total current의 변화의 경향성을 분석하였다. 이를 위해 Simple한 MOSFET 구조를 설계를 한 뒤 gate 부분에 전압을 주어 측정을 하였으며, 그 결과 Source, Drain의 도핑농도가 증가 될 수록 Total current의 변화하는 정도가 커짐을 알 수 있다.

  • PDF

ZTO/Ag/ZTO 다층 투명 전극 및 이를 이용한 투명 트랜지스터 특성 연구

  • Choe, Yun-Yeong;Choe, Gwang-Hyeok;Kim, Han-Gi
    • Proceedings of the Materials Research Society of Korea Conference
    • /
    • 2011.05a
    • /
    • pp.61.1-61.1
    • /
    • 2011
  • 본 연구에서는 Zinc Tin Oxide (ZTO)/Ag/ZTO 다층 투명 전극을 제작하고 이를 비정질 ZTO (a-ZTO) 채널을 기반으로 한 TFT에 적용하여 투명 TFT의 전기적 특성을 확인하였다. 15${\times}$15 mm 크기의 ITO (gate)/Glass 기판상에 ALD법으로 투명 $Al_2O_3$절연층을 형성하고, RF sputtering법으로 50nm 두께의 a-ZTO 채널층을 형성하였다. 열처리를 위하여 Hot plate를 이용해 대기 중에서 $300^{\circ}C$의 온도로 20분간 열처리하여 채널 특성을 최적화 하였다. 이후 투명 Source/Drain으로 ZTO/Ag/ZTO 다층 투명 전극을 DC/RF sputtering법으로 패터닝하여 투명 TFT를 완성하였고, 평가를 위해 금속 (Mo)을 Source/Drain으로 사용한 TFT를 제작하여 그 성능을 비교하였다. ZTO/Ag/ZTO 다층 투명 전극은 Ag의 삽입으로 인하여 3.96ohm/square의 매우 낮은 면저항과 $3.24{\times}10-5ohm-cm$의 비저항을 나타내었으며, Antireflection 효과에 의해 가시광선 영역 (400~600 nm)에서 86.29%의 투과율을 나타내었다. ZTO/Ag/ZTO 다층 투명 전극 기반 투명 TFT는 $6.80cm^2/V-s$의 이동도와 $8.2{\times}10^6$$I_{ON}/I_{OFF}$비를 나타내어 금속 Source/Drain 전극에 준하는 특성을 나타내었다. 뿐만 아니라 전체 소자의 투과도 또한 ~73.26% 수준을 나타내어 투명 TFT용 Source/Drain 전극으로서 ZTO/Ag/ZTO 다층 투명 전극의 가능성을 확인하였다.

  • PDF

Experimental Investigation of Physical Mechanism for Asymmetrical Degradation in Amorphous InGaZnO Thin-film Transistors under Simultaneous Gate and Drain Bias Stresses

  • Jeong, Chan-Yong;Kim, Hee-Joong;Lee, Jeong-Hwan;Kwon, Hyuck-In
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.17 no.2
    • /
    • pp.239-244
    • /
    • 2017
  • We experimentally investigate the physical mechanism for asymmetrical degradation in amorphous indium-gallium-zinc oxide (a-IGZO) thin-film transistors (TFTs) under simultaneous gate and drain bias stresses. The transfer curves exhibit an asymmetrical negative shift after the application of gate-to-source ($V_{GS}$) and drain-to-source ($V_{DS}$) bias stresses of ($V_{GS}=24V$, $V_{DS}=15.9V$) and ($V_{GS}=22V$, $V_{DS}=20V$), but the asymmetrical degradation is more significant after the bias stress ($V_{GS}$, $V_{DS}$) of (22 V, 20 V) nevertheless the vertical electric field at the source is higher under the bias stress ($V_{GS}$, $V_{DS}$) of (24 V, 15.9 V) than (22 V, 20 V). By using the modified external load resistance method, we extract the source contact resistance ($R_S$) and the voltage drop at $R_S$ ($V_{S,\;drop}$) in the fabricated a-IGZO TFT under both bias stresses. A significantly higher RS and $V_{S,\;drop}$ are extracted under the bias stress ($V_{GS}$, $V_{DS}$) of (22 V, 20V) than (24 V, 15.9 V), which implies that the high horizontal electric field across the source contact due to the large voltage drop at the reverse biased Schottky junction is the dominant physical mechanism causing the asymmetrical degradation of a-IGZO TFTs under simultaneous gate and drain bias stresses.

Modeling of Parasitic Source/Drain Resistance in FinFET Considering 3D Current Flow (3차원적 전류 흐름을 고려한 FinFET의 기생 Source/Drain 저항 모델링)

  • An, TaeYoon;Kwon, Kee-Won;Kim, SoYoung
    • Journal of the Institute of Electronics and Information Engineers
    • /
    • v.50 no.10
    • /
    • pp.67-75
    • /
    • 2013
  • In this paper, an analytical model is presented for the source/drain parasitic resistance of FinFET. The parasitic resistance is a important part of a total resistance in FinFET because of current flow through the narrow fin. The model incorporates the contribution of contact and spreading resistances considering three-dimensional current flow. The contact resistance is modeled taking into account the current flow and parallel connection of dividing parts. The spreading resistance is modeled by difference between wide and narrow and using integral. We show excellent agreement between our model and simulation which is conducted by Raphael, 3D numerical field solver. It is possible to improve the accuracy of compact model such as BSIM-CMG using the proposed model.

Reduction of Barrier Height between Ni-silicide and p+ source/drain for High Performance PMOSFET (고성능 PMOSFET을 위한 Ni-silicide와 p+ source/drain 사이의 barrier height 감소)

  • Kong, Sun-Kyu;Zhang, Ying-Ying;Park, Kee-Young;Li, Shi-Guang;Zhong, Zhun;Jung, Soon-Yen;Yim, Kyoung-Yean;Lee, Ga-Won;Wang, Jin-Suk;Lee, Hi-Deok
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2008.11a
    • /
    • pp.157-157
    • /
    • 2008
  • As the minimum feature size of semiconductor devices scales down to nano-scale regime, ultra shallow junction is highly necessary to suppress short channel effect. At the same time, Ni-silicide has attracted a lot of attention because silicide can improve device performance by reducing the parasitic resistance of source/drain region. Recently, further improvement of device performance by reducing silicide to source/drain region or tuning the work function of silicide closer to the band edge has been studied extensively. Rare earth elements, such as Er and Yb, and Pd or Pt elements are interesting for n-type and p-type devices, respectively, because work function of those materials is closer to the conduction and valance band, respectively. In this paper, we increased the work function between Ni-silicide and source/drain by using Pd stacked structure (Pd/Ni/TiN) for high performance PMOSFET. We demonstrated that it is possible to control the barrier height of Ni-silicide by adjusting the thickness of Pd layer. Therefore, the Ni-silicide using the Pd stacked structure could be applied for high performance PMOSFET.

  • PDF

Performance Analysis of Tri-gate FinFET for Different Fin Shape and Source/Drain Structures (Tri-gate FinFET의 fin 및 소스/드레인 구조 변화에 따른 소자 성능 분석)

  • Choe, SeongSik;Kwon, Kee-Won;Kim, SoYoung
    • Journal of the Institute of Electronics and Information Engineers
    • /
    • v.51 no.7
    • /
    • pp.71-81
    • /
    • 2014
  • In this paper, the performance variations of tri-gate FinFET are analyzed for different fin shapes and source/drain epitaxy types using a 3D device simulator(Sentaurus). If the fin shape changes from a rectangular shape to a triangular shape, the threshold voltage increases due to a non-uniform potential distribution, the off-current decreases by 72.23%, and the gate capacitance decreases by 16.01%. In order to analyze the device performance change from the structural change of the source/drain epitaxy, we compared the grown on the fin (grown-on-fin) structure and grown after the fin etch (etched-fin) structure. 3-stage ring oscillator was simulated using Sentaurus mixed-mode, and the energy-delay products are derived for the different fin and source/drain shapes. The FinFET device with triangular-shaped fin with etched-fin source/drain type shows the minimum the ring oscillator delay and energy-delay product.

Analysis of a Novel Self-Aligned ESD MOSFET having Reduced Hot-Carrier Effects (Hot-Carrier 현상을 줄인 새로운 구조의 자기-정렬된 ESD MOSFET의 분석)

  • 김경환;장민우;최우영
    • Journal of the Korean Institute of Telematics and Electronics D
    • /
    • v.36D no.5
    • /
    • pp.21-28
    • /
    • 1999
  • A new method of making high speed self-aligned ESD (Elevated Source/Drain) MOSFET is proposed. Different from the conventional LDD (Lightly-Doped Drain) structure, the proposed ESD structure needs only one ion implantation step for the source/drain junctions, and makes it possible to modify the depth of the recessed channel by use of dry etching process. This structure alleviates hot-carrier stress by use of removable nitride sidewall spacers. Furthermore, the inverted sidewall spacers are used as a self-aligning mask to solve the self-align problem. Simulation results show that the impact ionization rate ($I_{SUB}/I_{D}$) is reduced and DIBL (Drain Induced Barrier Lowering) characteristics are improved by proper design of the structure parameters such as channel depth and sidewall spacer width. In addition, the use of removable nitride sidewall spacers also enhances hot-carrier characteristics by reducing the peak lateral electric field in the channel.

  • PDF

A New Two-Dimensional Model for the Drain-Induced Barrier Lowering of Fully Depleted Short-Channel SOI-MESFET's

  • Jit, S.;Pandey, Prashant;Pal, B.B.
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.3 no.4
    • /
    • pp.217-222
    • /
    • 2003
  • A new two-dimensional analytical model for the potential distribution and drain-induced barrier lowering (DIBL) effect of fully depleted short-channel Silicon-on-insulator (SOI)-MESFET's has been presented in this paper. The two dimensional potential distribution functions in the active layer of the device is approximated as a simple parabolic function and the two-dimensional Poisson's equation has been solved with suitable boundary conditions to obtain the bottom potential at the Si/oxide layer interface. It is observed that for the SOI-MESFET's, as the gate-length is decreased below a certain limit, the bottom potential is increased and thus the channel barrier between the drain and source is reduced. The similar effect may also be observed by increasing the drain-source voltage if the device is operated in the near threshold or sub-threshold region. This is an electrostatic effect known as the drain-induced barrier lowering (DIBL) in the short-gate SOI-MESFET's. The model has been verified by comparing the results with that of the simulated one obtained by solving the 2-D Poisson's equation numerically by using the pde toolbox of the widely used software MATLAB.

Fabrication and Characterization of Self-Aligned Recessed Channel SOI NMOSFEGs

  • Lee, Jong-Ho
    • Journal of Electrical Engineering and information Science
    • /
    • v.2 no.4
    • /
    • pp.106-110
    • /
    • 1997
  • A new SOI NMOSFET with a 'LOCOS-like' shape self-aligned polysilicon gate formed on the recessed channel region has been fabricated by a mix-and-match technology. For the first time, a new scheme for implementing self-alignment in both source/drain and gate structure in recessed channel device fabrication was tried. Symmetric source/drain doping profile was obtained and highly symmetric electrical characteristics were observed. Drain current measured from 0.3${\mu}{\textrm}{m}$ SOI devices with V\ulcorner of 0.77V and Tox=7.6nm is 360$mutextrm{A}$/${\mu}{\textrm}{m}$ at V\ulcorner\ulcorner=3.5V and V\ulcorner=2.5V. Improved breakdown characteristics were obtained and the BV\ulcorner\ulcorner\ulcorner(the drain voltage for 1 nA/${\mu}{\textrm}{m}$ of I\ulcorner at V=\ulcorner\ulcorner=0V) of the device with L\ulcorner\ulcorner=0.3${\mu}{\textrm}{m}$ under the floating body condition was as high as 3.7 V. Problems for the new scheme are also addressed and more advanced device structure based on the proposed scheme is proposed to solve the problems.

  • PDF

Improvement on the Stability of Amorphous Indium Gallium Zinc Oxide Thin Film Transistors Using Amorphous Oxide Multilayer Source/Drain Electrodes

  • Lee, Sang Yeol
    • Transactions on Electrical and Electronic Materials
    • /
    • v.17 no.3
    • /
    • pp.143-145
    • /
    • 2016
  • In order to find suitable source and drain (S/D) electrodes for amorphous InGaZnO thin film transistors (a-IGZO TFTs), the specific contact resistance of interface between the channel layers and various S/D electrodes, such as Ti/Au, a-IZO and multilayer of a-IGZO/Ag/a-IGZO, was investigated using the transmission line model. The a-IGZO TFTs with a-IGZO/Ag/a-IGZO of S/D electrodes had good performance and low contact resistance due to the homo-junction with channel layer. The stability was measured with different electrodes by a positive bias stress test. The result shows the a-IGZO TFTs with a-IGZO/Ag/a-IGZO electrodes were more stable than other devices.