• 제목/요약/키워드: silicon nanowire

Search Result 94, Processing Time 0.031 seconds

Novel Optical Properties of Si Nanowire Arrays

  • Lee, Munhee;Gwon, Minji;Cho, Yunae;Kim, Dong-Wook
    • 한국진공학회:학술대회논문집
    • /
    • 한국진공학회 2014년도 제46회 동계 정기학술대회 초록집
    • /
    • pp.179.1-179.1
    • /
    • 2014
  • Si nanowires have exhibited unique optical characteristics, including nano-antenna effects due to the guided mode resonance, significant optical absorption enhancement in wide wavelength and incident angle range due to resonant optical modes, graded refractive index, and scattering. Since Si poor optical absorption coefficient due to indirect bandgap, all such properties have stimulated proposal of new optoelectronic devices whose performance can surpass that of conventional planar devices. We have carried out finite-difference time-domain simulation studies to design optimal Si nanowire array for solar cell applications. Optical reflectance, transmission, and absorption can be calculated for nanowire arrays with various diameter, length, and period. From the absorption, maximum achievable photocurrent can be estimated. In real devices, serious recombination loss occurring at the surface states is known to limit the photovoltaic performance of the nanowire-based solar cells. In order to address such issue, we will discuss how the geometric parameters of the array can influence the spatial distribution of the optical field (resulting optical generation rate) in the nanowires.

  • PDF

양극성 이중 독립 게이트 실리콘 나노와이어 전계 효과 트랜지스터 설계 (Design of Double-Independent-Gate Ambipolar Silicon-Nanowire Field Effect Transistor)

  • 홍성현;유윤섭
    • 한국정보통신학회논문지
    • /
    • 제19권12호
    • /
    • pp.2892-2898
    • /
    • 2015
  • 양극성 이중 독립 게이트 실리콘 나노와이어 전계 효과 트랜지스터를 새롭게 제안한다. 제안한 트랜지스터는 극성 게이트와 제어 게이트를 가지고 있다. 극성게이트의 바이어스에 따라서 N형과 P형 트랜지스터의 동작을 결정할 수 있고 제어 게이트의 전압에 따라 트랜지스터의 전류 특성을 제어할 수 있다. 2차원 소자 시뮬레이터를 이용해서 양극성 전류-전압 특성이 동작하도록 두 개의 게이트들과 소스 및 드레인의 일함수를 조사했다. 극성게이트 4.75 eV, 제어게이트 4.5 eV, 소스 및 드레인 4.8 eV일 때 명확한 양극성 특성을 보였다.

실리콘 나노 와이어 기반의 무접합 MOSFET의 최적 설계 및 기본적인 고주파 특성 분석 (Optimum Design of Junctionless MOSFET Based on Silicon Nanowire Structure and Analysis on Basic RF Characteristics)

  • 조성재;김경록;박병국;강인만
    • 대한전자공학회논문지SD
    • /
    • 제47권10호
    • /
    • pp.14-22
    • /
    • 2010
  • 기존의 n-type metal-oxide-semiconductor field effect transistor(NMOSFET)은 $n^+/p^{(+)}/n^+$ type의 이온 주입을 통하여 소스/채널/드레인 영역을 형성하게 된다. 30 nm 이하의 채널 길이를 갖는 초미세 소자를 제작함에 있어서 설계한 유효 채널 길이를 정확하게 얻기 위해서는 주입된 이온들을 완전히 activation하여 전류 수준을 향상시키면서도 diffusion을 최소화하기 위해 낮은 thermal budget을 갖도록 공정을 설계해야 한다. 실제 공정에서의 process margin을 완화할 수 있도록 오히려 p-type 채널을 형성하져 않으면서도 기존의 NMOSFET의 동작을 온전히 구현할 수 있는 junctionless(JL) MOSFET이 연구중이다. 본 논문에서는 3차원 소자 시뮬레이션을 통하여 silicon nanowire(SNW) 구조에 접목시킨 JL MOSFET을 최적 설계하고 그러한 조건의 소자에 대하여 conductance, maximum oscillation frequency($f_{max}$), current gain cut-off frequency($f_T$) 등의 기본적인 고주파 특성을 분석한다. 채널 길이는 30 nm이며 설계 변수는 채널 도핑 농도와 채널 SNW의 반지름이다. 최적 설계된 JL SNW NMOSFET에 대하여 동작 조건($V_{GS}$ = $V_{DS}$ = 1.0 V)에서 각각 367.5 GHz, 602.5 GHz의 $f_T$, $f_{max}$를 얻을 수 있었다.

Full-Range Analytic Drain Current Model for Depletion-Mode Long-Channel Surrounding-Gate Nanowire Field-Effect Transistor

  • Yu, Yun Seop
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • 제13권4호
    • /
    • pp.361-366
    • /
    • 2013
  • A full-range analytic drain current model for depletion-mode long-channel surrounding-gate nanowire field-effect transistor (SGNWFET) is proposed. The model is derived from the solution of the 1-D cylindrical Poisson equation which includes dopant and mobile charges, by using the Pao-Sah gradual channel approximation and the full-depletion approximation. The proposed model captures the phenomenon of the bulk conduction mechanism in all regions of device operation (subthreshold, linear, and saturation regions). It has been shown that the continuous model is in complete agreement with the numerical simulations.

Nano-Scale Observation of Nanomaterials by In-Situ TEM and Ultrathin SiN Membrane Platform

  • 안치원
    • 한국진공학회:학술대회논문집
    • /
    • 한국진공학회 2013년도 제44회 동계 정기학술대회 초록집
    • /
    • pp.657-657
    • /
    • 2013
  • In-situ observations of nano-scale behavior of nanomaterials are very important to understand onthe nano-scale phenomena associated with phase change, atomic movement, electrical or optical properties, and even reactions which take place in gas or liquid phases. We have developed on the in-situ experimental technologies of nano-materials (nano-cluster, nanowire, carbon nanotube, and graphene, et al.) and their interactions (percolation of metal nanoclusters, inter-diffusion, metal contacts and phase changes in nanowire devices, formation of solid nano-pores, melting behavior of isolated nano-metal in a nano-cup, et al.) by nano-discovery membrane platform [1-4]. Between two microelectrodes on a silicon nitride membrane platform, electrical percolations of metal nano-clusters are observed with nano-structures of deposited clusters. Their in-situ monitoring can make percolation devices of different conductance, nanoclusters based memory devices, and surface plasmonic enhancement devices, et al. As basic evidence on the phase change memory, phase change behaviors of nanowire devices are observed at a nano-scale.

  • PDF

Vertically-Aligned Nanowire Arrays for Cellular Interfaces

  • 김성민;이세영;강동희;윤명한
    • 한국진공학회:학술대회논문집
    • /
    • 한국진공학회 2013년도 제45회 하계 정기학술대회 초록집
    • /
    • pp.90.2-90.2
    • /
    • 2013
  • Vertically-aligned silicon nanostructure arrays (SNAs) have been drawing much attention due to their useful electrical properties, large surface area, and quantum confinement effect. SNAs are typically fabricated by chemical vapor deposition, reactive ion etching, or wet chemical etching. Recently, metal-assisted chemical etching process, which is relatively simple and cost-effective, in combination with nanosphere lithography was recently demonstrated for vertical SNA fabrication with controlled SNA diameters, lengths, and densities. However, this method exhibits limitations in terms of large-area preparation of unperiodic nanostructures and SNA geometry tuning independent of inter-structure separation. In this work, we introduced the layerby- layer deposition of polyelectrolytes for holding uniformly dispersed polystyrene beads as mask and demonstrated the fabrication of well-dispersed vertical SNAs with controlled geometric parameters on large substrates. Additionally, we present a new means of building in vitro neuronal networks using vertical nanowire arrays. Primary culture of rat hippocampal neurons were deposited on the bare and conducting polymer-coated SNAs and maintained for several weeks while their viability remains for several weeks. Combined with the recently-developed transfection method via nanowire internalization, the patterned vertical nanostructures will contribute to understanding how synaptic connectivity and site-specific perturbation will affect global neuronal network function in an extant in vitro neuronal circuit.

  • PDF

나노와이어 junctionless 트랜지스터의 문턱전압 및 평탄전압 모델링과 소자설계 가이드라인 (Threshold and Flat Band Voltage Modeling and Device design Guideline in Nanowire Junctionless Transistors)

  • 김진영;유종근;박종태
    • 대한전자공학회논문지SD
    • /
    • 제48권12호
    • /
    • pp.1-7
    • /
    • 2011
  • 본 연구에서는 나노와이어 junctionless 트랜지스터의 문턱전압과 평탄전압을 위한 해석학적 모델링을 제시하였고 3차원 소자 시뮬레이션으로 검증하였다. 그리고 junctionless 트랜지스터의 소자설계 가이드라인을 설정하는 방법과 그 예를 제시하였다. 제시한 문턱전압과 평탄전압 모델은 3차원 시뮬레이션 결과와 잘 일치하였다. 나노와이어 반경과 게이트 산화층 두께가 클수록 또 채널 불순물 농도가 높을수록 문턱전압과 평탄전압은 감소하였다. 게이트 일함수와 원하는 구동전류/누설전류 비가 주어지면 나노와이어 반경, 게이트 산화층 두께, 채널 불순물 농도에 따른 junctionless 트랜지스터의 소자설계 가이드라인을 설정하였다. 나노와이어 반경이 작을수록 산화층의 두께가 얇을수록 채널 불순물 농도가 큰 소자를 설계할 수 있음을 알 수 있었다.

양자효과를 고려한 실리콘 나노선 트랜지스터의 채널 크기에 따른 전도 및 전하분포 특성 시뮬레이션 (Simulation of Channel Dimension Dependent Conduction and Charge Distribution Characteristics of Silicon Nanowire Transistors using a Quantum Model)

  • 황민영;최창용;문경숙;구상모
    • 한국전기전자재료학회논문지
    • /
    • 제22권9호
    • /
    • pp.728-731
    • /
    • 2009
  • We report numerical simulations to investigate of the dependendce of the on/off current ratio and channel charge distributions in silicon nanowire (SiNW) field-effect transistors (FETs) on the channel width and thicknesses. In order to investigate the transport behavior in devices with different channel geometries, we have performed detailed two-dimensional simulations of SiNWFETs and control FETs with a fixed channel length L of $10\;{\mu}m$, but varying the channel width W from 5 nm to $5\;{\mu}m$, and thickness t from 10 nm to 30 nm. We have show that $Q_{ON}/Q_{OFF}$ drastically decreases (from $^{\sim}2.9{\times}10^4$ to $^{\sim}9.8{\times}10^3$) as the channel thickness increases (from 10 nm to 30 nm). As a result of the simulation using a quantum model, even higher charge density in the bottom of SiNW channel was observed then in the bottom of control channel.

기상합성법을 이용하여 합성한 단일 실리콘 나노선에 대한 광전류 측정 (Photocurrent of Single Silicon Nanowire Synthesized by Themical Chemical Vapor Deposition)

  • 김경환;김기현;강정민;윤창준;정동영;민병돈;조경아;김상식;서민철
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 2005년도 하계학술대회 논문집 Vol.6
    • /
    • pp.7-8
    • /
    • 2005
  • Silicon(Si) nanowires have been grown by thermal chemical vapor deposition using the 20h ball-milled SiO powders under controlled conditions without the catalyst. For the synthesis of Si nanowires, $Al_2O_3$ substrates were used. Current-Voltage(I-V) and photoresponses were measured for the single Si nanowire in vacuum at room temperature. The light sources for these measurements were the 325 nm wavelength line from a He-Cd laser and the 633 nm wavelength line from a He-Ne laser. The intensity of the photoresponse is independent of the illumination time. And rise and decay times of the photoresponses are shorter than 1 sec.

  • PDF