References
- H. Yan, H. S. Choe, S. W. Nam, Y. Hu, S. Das, J. F. Klemic, J. C. Ellenbogen, and C. M. Lieber, "Programmable nanowire circuits for nanoprocessors," Nature, Vol. 470, pp. 240-244, 2011. https://doi.org/10.1038/nature09749
- N. Clément, K. Nishiguchi, J. F. Dufreche, D. Guerin, A. Fujiwara, and D. Vuillaume, "A silicon nanowire ion-sensitive field-effect transistor with elementary charge sensitivity," Appl. Phys. Lett. Vol. 98, pp. 014104, 2011. https://doi.org/10.1063/1.3535958
- A. Gao, N. Lu, P. Dai, T. Li, H. Pei, X. Gao, Y. Gong, Y. Wang, and C. Fan, "Silicon-Nanowire- Based CMOS-Compatible Field-Effect Transistor Nanosensors for Ultrasensitive Electrical Detection of Nucleic Acids," Nano Lett. Vol. 11, pp. 3974- 3978, 2011. https://doi.org/10.1021/nl202303y
- Y. Huang, X. Duan, Y. Cui, L. J. Lauhon, K. H. Kim, and C. M. Lieber, "Logic gates and computation from assembled nanowire building blocks," Science, Vol. 294, pp. 1313-1317, 2001. https://doi.org/10.1126/science.1066192
- Z. Zhong, D. Wang, Y. Cui, M. W. Bockrath, and C. M. Lieber, "Nanowire Crossbar Arrays as Address Decoders for Integrated Nanosystems," Science, Vol. 302, pp. 1377-1379, 2003. https://doi.org/10.1126/science.1090899
- J. Xiang, W. Lu, Y. Hu, Y. Wu, H. Yan, and C. M. Lieber, "Ge/Si nanowire heterostructures as highperformance field-effect transistors," Nature, Vol. 441, pp. 489-483, 2006. https://doi.org/10.1038/nature04796
- H. Jung, "The analysis of breakdown voltage for the double-gate MOSFET using the Gaussian doping distribution," Journal of Information and Communication Convergence Engineering, Vol. 10, pp. 200-204, 2012. https://doi.org/10.6109/jicce.2012.10.2.200
- T. L. Wade, X. Hoffer, A. D. Mohammed, J.-F. Dayen, D. Pribat, and J.-E. Wegrowe, "Nanoporous alumina wire templates for surrounding-gate nanowire transistors," Nanotechnology , Vol. 18, pp. 125201, 2007. https://doi.org/10.1088/0957-4484/18/12/125201
- V. Schmidt, H. Riel, S. Senz, S. Karg, W. Riess,and U. Gcsele, "Realization of a silicon nanowire vertical surround-gate field-effect transistor," Small, Vol. 2, pp. 85-88, 2006. https://doi.org/10.1002/smll.200500181
- http://www.itrs.net/reports.html: International Technology Roadmap for Semiconductors, 2011.
- Y. S. Yu and H. K. Park, "Analytic modeling of a depletion-mode cylindrical surrounding-gate nanowire field-effect transistor," J. Nanosicence Nanotechnogy Vo, 12, pp. 10809-10812, 2011; Y. S. Yu, in proceeding of Nano Korea 2011, pp. P1107_002, 2011.
- F. Liu, J. He, L. Zhang, J. Zhang, J. Hu, C. Ma, and M. Chan, "A Charge-Based Model for Long- Channel Cylindrical Surrounding-Gate MOSFETs from Intrinsic Channel to Heavily Doped Body," IEEE Trans. Electron Devices. Vol. 55, pp. 2187- 2194, 2008. https://doi.org/10.1109/TED.2008.926735
- Y. S. Yu, N. Cho, S. W. Hwang, D. Ahn, "Implicit Continuous Current-Voltage Model for Surrounding- Gate Metal-Oxide-Semiconductor Field-Effect Transistors (SGMOSFETs) Including Interface Traps," IEEE Trans. Electron Devices, Vol. 58, pp. 2520-2524, 2011. https://doi.org/10.1109/TED.2011.2156412
- B. Iniguez, D. Jimenez, J. Roig, H. A. Hamid, L. F. Marsal, and J. Pallares, "Explicit continuous model for long-channel undoped surrounding gate MOSFETs," IEEE Trans. Electron Devices, Vol. 52, pp. 1868-1873 , 2005. https://doi.org/10.1109/TED.2005.852892
- SILVACO, Inc. SMARTSPICE Users' Manual. (2012). [Online]. Available: http://www.silvaco.com.
- ATLAS ver. 5. 18. 3. R Manual, Silvaco International, Santa Clara, CA (2012).
Cited by
- A Unified Analytical Current Model for N- and P-Type Accumulation-Mode (Junctionless) Surrounding-Gate Nanowire FETs vol.61, pp.8, 2014, https://doi.org/10.1109/TED.2014.2329916