• Title/Summary/Keyword: driver stage

Search Result 182, Processing Time 0.029 seconds

CMOS Power Amplifier for PCS (PCS 용 CMOS 전력 증폭기)

  • 윤영승;주리아;손영찬;유상대
    • Proceedings of the IEEK Conference
    • /
    • 1999.11a
    • /
    • pp.1163-1166
    • /
    • 1999
  • In this paper, A CMOS power amplifier for PCS is designed with 0.65-$\mu\textrm{m}$ CMOS technology. Differential cascode structure is used which has good reverse isolation and wide voltage swing. This amplifier circuits consist of three stages which are power amplification stage, driver stage and power control stage. We obtain output power of 30 ㏈m, IMD3 of -31㏈c and efficiency of 30 % at input power of 4 ㏈m.

  • PDF

Single-stage Power Factor Corrected AC-to-DC Converter for sustain/reset Driving Power Supply of PDP TV (PDP TV의 sustain/reset 구동전원 공급을 위한 1단방식의 역률보상형 AC-to-DC 컨버터)

  • Kang, Feel-Soon;Park, Jin-Hyun
    • Journal of the Korea Institute of Information and Communication Engineering
    • /
    • v.12 no.2
    • /
    • pp.282-289
    • /
    • 2008
  • To improve the efficiency of PDP TV, it should minimize the power losses transpired during AC-to-DC power conversion and PDP driving process. Generally the input power supply for PDP driving employes a two-stage power factor corrected converter, and it needs additional DC-to-DC converters to supply driving power for reset circuit ed sustain driver, which has high power consumption. However, such a circuit configuration has a difficulty for the PDP market requires low cost. To alleviate this problem, a new circuit composition is presented. It integrates input power supply with reset and sustain driver in a single power stack The input power supply of the proposed circuit has a single-stage structure to minimize power conversion loss, and it directly supplies power to the sustain driver so as to reduce the system size and cost.

Single-stage Dimmable PFC DCM Flyback Converter without Electrolytic Capacitor (전해 커패시터를 제거하고 디밍이 가능한 고수명 단일단 PFC DCM 플라이백 컨버터)

  • Jin, Dal-Rae;Kim, Choon-Taek;Chae, Min-Cheol;La, Jae-Du;Kim, Young-Seok
    • The Transactions of The Korean Institute of Electrical Engineers
    • /
    • v.62 no.11
    • /
    • pp.1550-1559
    • /
    • 2013
  • Light emitting diode(LED) lighting has been applied various industry fields because of its high efficiency, low power consumption, long life time, and environment friendly characteristics. Generally, LED lighting needs a driver to maintain constant current. Most popular driver is the switching converter. In the converter, there are several electrolytic capacitors. However the lifespan of the electrolytic capacitor is much shorter than LED. Therefore the lifespan of LED lighting with electrolytic capacitor is decreased. Also, LED lighting needs dimming control because of various needs and energy saving. This paper presents the dimmable single-stage PFC DCM flyback converter without electrolytic capacitor and parallel LC resonant filter for reducing 120[Hz] ripple on the output. The type 2 controller is used to maintain constant current and the analog dimming control is used. The proposed converter is verified through simulation and experimental works.

The Dimmable Single-stage Asymmetrical LLC Resonant LED Driver with Low Voltage Stress Across Switching Devices

  • Kim, Seong-Ju;Kim, Young-Seok;Kim, Choon-Taek;Lee, Joon-Min;La, Jae-Du
    • Journal of Electrical Engineering and Technology
    • /
    • v.10 no.5
    • /
    • pp.2031-2039
    • /
    • 2015
  • In the LED lighting industry, the dimming function in the LED lamp is required by demands of many consumers. To drive this LED lighting, various types of power converters have been applied. Among them, an LLC resonant converter could be applied for high power LED lighting because of its high efficiency and high power density, etc. The function of power factor correction (PFC) might be added to it. In this paper, a dimmable single-stage asymmetrical LLC resonant converter is proposed. The proposed converter performs both input-current harmonics reduction and PFC using the discontinuous conduction mode (DCM). Also, the lower voltage stress across switching devices as well as the zero voltage switching (ZVS) in switching devices is realized by the proposed topology. It can reduce cost and has high efficiency of the driver. In addition, the regulation of the output power by variable switching frequency can vary the brightness of a light. In the proposed converter, one of the attractive advantages doesn’t need any extra control circuits for the dimming function. To verify the performance of the proposed converter, simulation and experimental results from a 300W prototype are provided.

Design Procedure for System in Package (SIP) Business

  • Kwon, Heung-Kyu
    • Proceedings of the International Microelectronics And Packaging Society Conference
    • /
    • 2003.09a
    • /
    • pp.109-119
    • /
    • 2003
  • o In order to start SIP Project .Marketing (& ASIC team) should present biz planning, schedule, device/SIP specs., in SIP TFT prior to request SIP development for package development project. .In order to prevent (PCB) revision, test, burn-in, & quality strategy should be fixed by SIP TFT (PE/Test, QA) prior to request for PKG development. .Target product price/cost, package/ test cost should be delivered and reviewed. o Minimum Information for PCB Design, Package Size, and Cost .(Required) package form factor: size, height, type (BGA, QFP), Pin count/pitch .(Estimated) each die size including scribe lane .(Estimated) pad inform. : count, pitch, configuration(in-line/staggered), (open) size .(Estimated) each device (I/O & Core) power (especially for DRAM embedded SIP) .SIP Block diagram, and net-list using excel sheet format o Why is the initial evaluation important\ulcorner .The higher logic power resulted in spec. over of DRAM Tjmax. This caused business drop longrightarrow Thermal simulation of some SIP product is essential in the beginning stage of SIP business planning (or design) stage. (i.e., DRAM embedded SIP) .When SIP is developed using discrete packages, the I/O driver Capa. of each device may be so high for SIP. Since I/O driver capa. was optimized to discrete package and set board environment, this resulted in severe noise problem in SIP. longrightarrow In this case, the electrical performance of product (including PKG) should have been considered (simulated) in the beginning stage of business planning (or design).

  • PDF

A Charge Pump Design with Internal Pumping Capacitor for TFT-LCD Driver IC (내장형 펌핑 커패시터를 사용한 TFT-LCD 구동 IC용 전하펌프 설계)

  • Lim, Gyu-Ho;Song, Sung-Young;Park, Jeong-Hun;Li, Long-Zhen;Lee, Cheon-Hyo;Lee, Tae-Yeong;Cho, Gyu-Sam;Park, Mu-Hun;Ha, Pan-Bong;Kim, Young-Hee
    • Journal of the Korea Institute of Information and Communication Engineering
    • /
    • v.11 no.10
    • /
    • pp.1899-1909
    • /
    • 2007
  • A cross-coupled charge pump with internal pumping capacitor, witch is advantages from a point of minimizing TFT-LCD driver IC module, is newly proposed in this paper. By using a NMOS and a PMOS diode connected to boosting node from VIN node, the pumping node is precharged to the same value each pumping node at start pumping operation. Since the lust-stage charge pump is designed differently from the other stage pumps, a back current of pumped charge from charge pumping node to input stage is prevented. As a pumping clock driver is located the font side of pumping capacitor, the driving capacity is improved by reducing a voltage drop of the pumping clock line from parasitic resistor. Finally, a layout area is decreased more compared with conventional cross-coupled charge pump by using a stack-MIM capacitors. A proposed charge pump for TFT-LCD driver IC is designed with $0.13{\mu}m$ triple-well DDI process, fabricated, and tested.

A novel integrated a-Si:H gate driver

  • Lee, Jung-Woo;Hong, Hyun-Seok;Lee, Eung-Sang;Lee, Jung-Young;Yi, Jun-Shin;Bae, Byung-Seong
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 2007.08b
    • /
    • pp.1176-1178
    • /
    • 2007
  • A novel integrated a-Si:H gate driver with high reliability has been designed and simulated. Since the a-Si:H TFT is easily degraded by gate bias stress, we should optimize the circuit considering the threshold voltage shift. The conventional circuit shows voltage drop at the input stage by threshold voltage of the TFT, however, the proposed circuit dose not shows voltage drop and keeps constant regardless of threshold voltage shift of the TFT.

  • PDF

An Implementation of OPC Client for Display Inspection System (디스플레이 검사 장비를 위한 OPC Client 개발)

  • Han, Chang-Ho;Oh, Choon-Suk;Ryu, Young-Kee
    • Journal of Institute of Control, Robotics and Systems
    • /
    • v.14 no.5
    • /
    • pp.411-414
    • /
    • 2008
  • OPC is the preferred communication standard for sharing process control data at all levels of the enterprise and becomes the global standard, sends/receives the data with PLC programs of inspection system via network, and manages various data using OPC server. In this paper, we introduce the developed OPC client system for FPD inspection system with OPC server. To control inspection system through OPC server, we have developed libraries which consist of stage driver, switch driver, microscope driver, image processing, alignment, and task management modules. Also we have developed the test program to verify all functions precisely. We describe the mechanism of inspection system, OPC connection method, and programs.

LVDS I/O Cells with Rail-to-Rail Input Receiver

  • Lim, Byong-Chan;Lee, Sung-Ryong;Kwon, Oh-Kyong
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 2002.08a
    • /
    • pp.567-570
    • /
    • 2002
  • The LVDS (Low Voltage Differential Signaling) I/O cells, fully compatible with ANSI TIA/ EIA-644 LVDS standard, are designed using a 0.35${\mu}m$ standard CMOS technology. With a single 3V supply, the core cells operate at 1.34Gbps and power consumption of the output driver and the input receiver is 10. 5mW and 4.2mW, respectively. In the output driver, we employ the DCMFB (Dynamic Common-Mode FeedBack) circuit which can control the DC offset voltage of differential output signals. The SPICE simulation result of the proposed output driver shows that the variation of the DC offset voltage is 15.6% within a permissible range. In the input receiver, the proposed dual input stage with a positive feedback latch covers rail-to-rail input common-mode range and enables a high-speed, low-power operation. 5-channels of the proposed LVDS I/O pair can handle display data up to 8-bit gray scale and UXGA resolution.

  • PDF

Independently-Controlled Dual-Channel LED Driver using LLC Resonant Converter (LLC 공진형 컨버터를 이용한 독립제어 가능한 2 채널 LED 구동회로)

  • Hwang, Min-Ha;Choi, Yoon;Han, Sang-Kyoo
    • The Transactions of the Korean Institute of Power Electronics
    • /
    • v.17 no.2
    • /
    • pp.142-149
    • /
    • 2012
  • The independently regulated dual-output LLC resonant converter using only one power stage and one control IC is proposed in this paper. The conventional dual-output LLC resonant converter requires the extra non-isolated DC/DC converter to obtain the tightly regulated slave output voltage, which results in the low power conversion efficiency and high production costs. On the other hand, since the proposed converter controls the master and slave output voltages by pulse width modulation(PWM) and pulse frequency modulation(PFM), it can achieve tightly regulated dual output voltages without the additional non-isolated DC/DC converter. Therefore, it features a high efficiency and low cost. To confirm the validity of the proposed converter, theoretical analysis and experimental results from a 40W LED driver prototype are presented.