• Title/Summary/Keyword: barrier metal

Search Result 416, Processing Time 0.028 seconds

Ti/Cu CMP process for wafer level 3D integration (웨이퍼 레벨 3D Integration을 위한 Ti/Cu CMP 공정 연구)

  • Kim, Eunsol;Lee, Minjae;Kim, Sungdong;Kim, Sarah Eunkyung
    • Journal of the Microelectronics and Packaging Society
    • /
    • v.19 no.3
    • /
    • pp.37-41
    • /
    • 2012
  • The wafer level stacking with Cu-to-Cu bonding becomes an important technology for high density DRAM stacking, high performance logic stacking, or heterogeneous chip stacking. Cu CMP becomes one of key processes to be developed for optimized Cu bonding process. For the ultra low-k dielectrics used in the advanced logic applications, Ti barrier has been preferred due to its good compatibility with porous ultra low-K dielectrics. But since Ti is electrochemically reactive to Cu CMP slurries, it leads to a new challenge to Cu CMP. In this study Ti barrier/Cu interconnection structure has been investigated for the wafer level 3D integration. Cu CMP wafers have been fabricated by a damascene process and two types of slurry were compared. The slurry selectivity to $SiO_2$ and Ti and removal rate were measured. The effect of metal line width and metal density were evaluated.

Impact of Energy Relaxation of Channel Electrons on Drain-Induced Barrier Lowering in Nano-Scale Si-Based MOSFETs

  • Mao, Ling-Feng
    • ETRI Journal
    • /
    • v.39 no.2
    • /
    • pp.284-291
    • /
    • 2017
  • Drain-induced barrier lowering (DIBL) is one of the main parameters employed to indicate the short-channel effect for nano metal-oxide semiconductor field-effect transistors (MOSFETs). We propose a new physical model of the DIBL effect under two-dimensional approximations based on the energy-conservation equation for channel electrons in FETs, which is different from the former field-penetration model. The DIBL is caused by lowering of the effective potential barrier height seen by the channel electrons because a lateral channel electric field results in an increase in the average kinetic energy of the channel electrons. The channel length, temperature, and doping concentration-dependent DIBL effects predicted by the proposed physical model agree well with the experimental data and simulation results reported in Nature and other journals.

Develop Conditions and Apply Plans of Greening Noise Barrier (식생 방음벽의 개발현황 및 적용방안에 관한 고찰)

  • 김경우;양관섭;안근영;김현수
    • Proceedings of the Korean Society for Noise and Vibration Engineering Conference
    • /
    • 2001.11a
    • /
    • pp.133-138
    • /
    • 2001
  • Traffic noise is a significant national problem in many communities. Construction of noise barriers has been the most often used mechanism to mitigate vehicle noise for residents next to high density roadways. The most common materials for constructing noise barriers are metal. The character of the wall can be significantly modified by the type of surface treatment used on the wall body. Noise barrier walls can be softened through the use of plants. Greening Noise Barrier helps blend the roadway into the surrounding landscape and provides an interesting and aesthetic view of the road.

  • PDF

자기정렬 공정에서 텅스텐 두께에 따른 Schottky Barrier의 특성에 관한 연구

  • Kim, Gi-Jong;Kim, Oh-Hyun
    • ETRI Journal
    • /
    • v.13 no.4
    • /
    • pp.88-93
    • /
    • 1991
  • 본 연구에서는 게이트의 Schottky 접촉을 먼저 만들고 옴 접촉 공정을 그후에 하는 자기정렬 공정 (self-aligned process) 에서 다이오드의 특성 저하를 막기위하여, 내열성 금속 (refractory metal) 을 사용하여 두께와 온도에 따른 각각의 특성을 알아보았다. 내열성 금속으로는 텅스텐을 사용하였으며, 텅스텐이 게이트 금속인 Au 나 AlGaAs 에 대해 어느정도 확산에 대한 barrier의 역할을 하는 지에 대하여 알아보았다. 전류-전압 측정자료와 Auger 분석을 통하여 옴 접촉조건($480^{\circ}C$)에서 텅스텐의 두께가 30nm 이하에서는 barrier 의 역활이 어려운 것으로 나타났다. 그리고 30~60 nm 사이에서 트랜지스터의 특성에 있어서 많은 변화가 있음을 알 수가 있었으며, 90 nm 이상에서는 $530^{\circ}C$ 이상의 온도에서 Au에 대해 좋은 barrier 의 역활을 할 수 있는 것으로 나타났다.

  • PDF

A Study on the Diffusion Barrier Properties of Pt/Ti and Ni/Ti for Cu Metallization (구리 확산에 대한 Pt/Ti 및 Ni/Ti 확산 방지막 특성에 관한 연구)

  • 장성근
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.16 no.2
    • /
    • pp.97-101
    • /
    • 2003
  • New Pt/Ti and hi/Ti double-metal structures have been investigated for the application of a diffusion barrier between Cu and Si in deep submicron integrated circuits. Pt/Ti and Ni/Ti were deposited using E-beam evaporator at room temperature. The performance of Pt/Ti and Ni/Ti structures as diffusion barrier against Cu diffusion was examined by charge pumping method, gate leakage current, junction leakage current, and SIMS(secondary ion mass spectroscopy). These evaluation indicated that Pt/Ti(200${\AA}$/100${\AA}$) film is a good barrier against Cu diffusion up to 450$^{\circ}C$.

Novel properties of erbium-silicided n-type Schottky barrier metal-oxide-semiconductor field-effect-transistors

  • Jang, Moon-Gyu;Kim, Yark-Yeon;Shin, Jae-Heon;Lee, Seong-Jae;Park, Kyoung-Wan
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.4 no.2
    • /
    • pp.94-99
    • /
    • 2004
  • silicided 50-nm-gate-length n-type Schottky barrier metal-oxide-semiconductor field-effect-transistors (SB-MOSFETs) with 5 nm gate oxide thickness are manufactured. The saturation current is $120{\mu}A/{\mu}m$ and on/off-current ratio is higher than $10^5$ with low leakage current less than $10{\mu}A/{\mu}m$. Novel phenomena of this device are discussed. The increase of tunneling current with the increase of drain voltage is explained using drain induced Schottky barrier thickness thinning effect. The abnormal increase of drain current with the decrease of gate voltage is explained by hole carrier injection from drain into channel. The mechanism of threshold voltage increase in SB-MOSFETs is discussed. Based on the extracted model parameters, the performance of 10-nm-gate-length SB-MOSFETs is predicted. The results show that the subthreshold swing value can be lower than 60 mV/decade.

Radiation Damage of SiC Detector Irradiated by High Dose Gamma Rays

  • Kim, Yong-Kyun;Kang, Sang-Mook;Park, Se-Hwan;Ha, Jang-Ho;Hwang, Jong-Sun
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2006.12a
    • /
    • pp.87-90
    • /
    • 2006
  • Two SiC radiation detector samples were irradiated by Co-60 gamma rays. The irradiation was performed with dose rates of 5 kGy/hour and 15 kGy/hour for 8 hours, respectively. Metal/semiconductor contacts on the surface were fabricated by using a thermal evaporator in a high vacuum condition. The SiC detectors have metal contacts of Au(2000 ${\AA}$)/Ni(300 ${\AA}$) at Si-face and of Au(2000 ${\AA}$)/Ti(300 ${\AA}$) at C-face. I-V characteristics of the SiC semiconductor were measured by using the Keithley 4200-SCS parameter analyzer with voltage sources included. From the I-V curve, we analyzed the Schottky barrier heights(SBHs) on the basis of the thermionic emission theory. As a result, the 6H-SiC semiconductor showed- similar Schottky barrier heights independent to the dose rates of the irradiation with Co-60 gamma rays.

  • PDF

High Quality Nano Structured Single Gas Barrier Layer by Neutral Beam Assisted Sputtering (NBAS) Process

  • Jang, Yun-Sung;Lee, You-Jong;Hong, Mun-Pyo
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 2012.08a
    • /
    • pp.251-252
    • /
    • 2012
  • Recently, the growing interest in organic microelectronic devices including OLEDs has led to an increasing amount of research into their many potential applications in the area of flexible electronic devices based on plastic substrates. However, these organic devices require a gas barrier coating to prevent the permeation of water and oxygen because organic materials are highly susceptible to water and oxygen. In particular, high efficiency OLEDs require an extremely low Water Vapor Transition Rate (WVTR) of $1{\times}10^{-6}g/m^2$/day. The Key factor in high quality inorganic gas barrier formation for achieving the very low WVTR required ($1{\times}10^{-6}g/m^2$/day) is the suppression of defect sites and gas diffusion pathways between grain boundaries. In this study, we developed an $Al_2O_3$ nano-crystal structure single gas barrier layer using a Neutral Beam Assisted Sputtering (NBAS) process. The NBAS system is based on the conventional RF magnetron sputtering and neutral beam source. The neutral beam source consists of an electron cyclotron Resonance (ECR) plasma source and metal reflector. The Ar+ ions in the ECR plasma are accelerated in the plasma sheath between the plasma and reflector, which are then neutralized by Auger neutralization. The neutral beam energies were possible to estimate indirectly through previous experiments and binary collision model. The accelerating potential is the sum of the plasma potential and reflector bias. In previous experiments, while adjusting the reflector bias, changes in the plasma density and the plasma potential were not observed. The neutral beam energy is controlled by the metal reflector bias. The NBAS process can continuously change crystalline structures from an amorphous phase to nano-crystal phase of various grain sizes within a single inorganic thin film. These NBAS process effects can lead to the formation of a nano-crystal structure barrier layer which effectively limits gas diffusion through the pathways between grain boundaries. Our results verify the nano-crystal structure of the NBAS processed $Al_2O_3$ single gas barrier layer through dielectric constant measurement, break down field measurement, and TEM analysis. Finally, the WVTR of $Al_2O_3$ nano-crystal structure single gas barrier layer was measured to be under $5{\times}10^{-6}g/m^2$/day therefore we can confirm that NBAS processed $Al_2O_3$ nano-crystal structure single gas barrier layer is suitable for OLED application.

  • PDF

Electrical characteristic and surface morphology of IBE-etched Silicon (이온빔 에칭된 실리콘의 전기적 특성 및 표면 morphology)

  • 지희환;최정수;김도우;구경완;왕진석
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2001.07a
    • /
    • pp.279-282
    • /
    • 2001
  • The IBE(ion beam etching)-induced Schottky barrier variation which depends on various etching history related with ion energy, incident angle and etching time has been investigated using voltage-current, capacitance-voltage characteristics of metal-etched silicon contact and morphology of etched surface were studied using AFM(atomic force microscope). For ion beam etched n-type silicons, Schottky barrier is reduced according to ion beam energy. It can be seen that amount of donor-like positive charge created in the damaged layer is proportional to the ion energy. By contrary, for ion beam etched p-type silicons, the Schottky barrier and specific contact resistance are both increased. Not only etching time but also incident angle of ion beam has an effect on barrier height. Taping-mode AFM analysis shows increased roughness RMS(Root-Mean-Square) and depth distribution due to ion bombardment. Annealing in an N$_2$ ambient for 30 min was found to be effective in improving the diode characteristics of the etched samples and minimum annealing temperatures to recover IBE-induced barrier variation were related to ion beam energy.

  • PDF

Investigation of Vanadium-based Thin Interlayer for Cu Diffusion Barrier

  • Han, Dong-Seok;Park, Jong-Wan;Mun, Dae-Yong;Park, Jae-Hyeong;Mun, Yeon-Geon;Kim, Ung-Seon;Sin, Sae-Yeong
    • Proceedings of the Materials Research Society of Korea Conference
    • /
    • 2011.05a
    • /
    • pp.41.2-41.2
    • /
    • 2011
  • Recently, scaling down of ULSI (Ultra Large Scale Integration) circuit of CMOS (Complementary Metal Oxide Semiconductor) based electronic devices become much faster speed and smaller size than ever before. However, very narrow interconnect line width causes some drawbacks. For example, deposition of conformal and thin barrier is not easy moreover metallization process needs deposition of diffusion barrier and glue layer. Therefore, there is not enough space for copper filling process. In order to overcome these negative effects, simple process of copper metallization is required. In this research, Cu-V thin alloy film was formed by using RF magnetron sputter deposition system. Cu-V alloy film was deposited on the plane $SiO_2$/Si bi-layer substrate with smooth and uniform surface. Cu-V film thickness was about 50 nm. Cu-V layer was deposited at RT, 100, 150, 200, and $250^{\circ}C$. XRD, AFM, Hall measurement system, and XPS were used to analyze Cu-V thin film. For the barrier formation, Cu-V film was annealed at 200, 300, 400, 500, and $600^{\circ}C$ (1 hour). As a result, V-based thin interlayer between Cu-V film and $SiO_2$ dielectric layer was formed by itself with annealing. Thin interlayer was confirmed by TEM (Transmission Electron Microscope) analysis. Barrier thermal stability was tested with I-V (for measuring leakage current) and XRD analysis after 300, 400, 500, 600, and $700^{\circ}C$ (12 hour) annealing. With this research, over $500^{\circ}C$ annealed barrier has large leakage current. However V-based diffusion barrier annealed at $400^{\circ}C$ has good thermal stability. Thus, thermal stability of vanadium-based thin interlayer as diffusion barrier is good for copper interconnection.

  • PDF