• 제목/요약/키워드: Vertical Wafer

검색결과 83건 처리시간 0.024초

Overview of High Performance 3D-WLP

  • Kim, Eun-Kyung
    • 한국재료학회지
    • /
    • 제17권7호
    • /
    • pp.347-351
    • /
    • 2007
  • Vertical interconnect technology called 3D stacking has been a major focus of the next generation of IC industries. 3D stacked devices in the vertical dimension give several important advantages over conventional two-dimensional scaling. The most eminent advantage is its performance improvement. Vertical device stacking enhances a performance such as inter-die bandwidth improvements, RC delay mitigation and geometrical routing and placement advantages. At present memory stacking options are of great interest to many industries and research institutes. However, these options are more focused on a form factor reduction rather than the high performance improvements. In order to improve a stacked device performance significantly vertical interconnect technology with wafer level stacking needs to be much more progressed with reduction in inter-wafer pitch and increases in the number of stacked layers. Even though 3D wafer level stacking technology offers many opportunities both in the short term and long term, the full performance benefits of 3D wafer level stacking require technological developments beyond simply the wafer stacking technology itself.

수직 웨이퍼상의 입자 침착속도의 측정 (Measurement of Particle Deposition Velocity Toward a Vertical Wafer Surface)

  • 배귀남;이춘식;박승오;안강호
    • 설비공학논문집
    • /
    • 제7권3호
    • /
    • pp.521-527
    • /
    • 1995
  • The average particle deposition velocity toward a vertical wafer surface in a vertical airflow chamber was measured by a wafer surface scanner(PMS Model SAS-3600). Polystyrene latex(PSL) spheres with diameters between 0.3 and $0.8{\mu}m$ were used. To examine the effect of the airflow velocity on the deposition velocity, experiments were conducted for three vertical airflow velocities ; 20, 30, 50cm/s. Experimental data of particle deposition velocity were compared with those given by prediction model suggested by Liu and Ahn(1987).

  • PDF

Ultra Thin 실리콘 웨이퍼를 이용한 RF-MEMS 소자의 웨이퍼 레벨 패키징 (Wafer Level Packaging of RF-MEMS Devices with Vertical feed-through)

  • 김용국;박윤권;김재경;주병권
    • 한국전기전자재료학회논문지
    • /
    • 제16권12S호
    • /
    • pp.1237-1241
    • /
    • 2003
  • In this paper, we report a novel RF-MEMS packaging technology with lightweight, small size, and short electric path length. To achieve this goal, we used the ultra thin silicon substrate as a packaging substrate. The via holes lot vortical feed-through were fabricated on the thin silicon wafer by wet chemical processing. Then, via holes were filled and micro-bumps were fabricated by electroplating. The packaged RF device has a reflection loss under 22 〔㏈〕 and a insertion loss of -0.04∼-0.08 〔㏈〕. These measurements show that we could package the RF device without loss and interference by using the vertical feed-through. Specially, with the ultra thin silicon wafer we can realize of a device package that has low-cost, lightweight and small size. Also, we can extend a 3-D packaging structure by stacking assembled thin packages.

Dry Film Resist를 이용한 RF MEMS 소자의 기판단위 실장에 대한 연구 (A Study on Wafer-Level Package of RF MEMS Devices Using Dry Film Resist)

  • 강성찬;김현철;전국진
    • 대한전자공학회:학술대회논문집
    • /
    • 대한전자공학회 2008년도 하계종합학술대회
    • /
    • pp.379-380
    • /
    • 2008
  • This paper presents a wafer-level package using a Dry Film Resist(DFR) for RF MEMS devices. Vertical interconnection is made through the hole formed on the glass cap. Bonding using the DFR has not only less effects on the surface roughness but also low process temperature. We used DFR as adhesive polymer and made the vertical interconnection through Au electroplating. Therefore, we developed a wafer-level package that is able to be used in RF MEMS devices and vertical interconnection.

  • PDF

SOI Wafer를 사용한 트렌치 구조의 수직 Hall 소자의 제작 (The Vertical Trench Hall-Effect Device Using SOI Wafer)

  • 박병휘;정우철;남태철
    • 대한전기학회:학술대회논문집
    • /
    • 대한전기학회 2002년도 하계학술대회 논문집 C
    • /
    • pp.2023-2025
    • /
    • 2002
  • We have fabricated a novel vertical trench-Hall device sensitive to the magnetic field parallel to the sensor chip surface. The vertical trench-Hall device is built on SOI wafer which is produced by silicon direct bonding technology using bulk micromachining, where buried $SiO_2$ layer and surround trench define active device volume. Sensitivity up to 350 V/AT is measured.

  • PDF

고밀도 프로빙 테스트를 위한 수직형 프로브카드의 제작 및 특성분석 (Development and Characterization of Vertical Type Probe Card for High Density Probing Test)

  • 민철홍;김태선
    • 한국전기전자재료학회논문지
    • /
    • 제19권9호
    • /
    • pp.825-831
    • /
    • 2006
  • As an increase of chip complexity and level of chip integration, chip input/output (I/O) pad pitches are also drastically reduced. With arrival of high complexity SoC (System on Chip) and SiP (System in Package) products, conventional horizontal type probe card showed its limitation on probing density for wafer level test. To enhance probing density, we proposed new vertical type probe card that has the $70{\mu}m$ probe needle with tungsten wire in $80{\mu}m$ micro-drilled hole in ceramic board. To minimize alignment error, micro-drilling conditions are optimized and epoxy-hardening conditions are also optimized to minimize planarity changes. To apply wafer level test for target devices (T5365 256M SDRAM), designed probe card was characterized by probe needle tension for test, contact resistance measurement, leakage current measurement and the planarity test. Compare to conventional probe card with minimum pitch of $50{\sim}125{\mu}m\;and\;2\;{\Omega}$ of average contact resistance, designed probe card showed only $22{\mu}$ of minimum pitch and $1.5{\Omega}$ of average contact resistance. And also, with the nature of vertical probing style, it showed comparably small contact scratch and it can be applied to bumping type chip test.

Sand Blast를 이용한 Glass Wafer 절단 가공 최적화 (Optimization of Glass Wafer Dicing Process using Sand Blast)

  • 서원;구영보;고재용;김구성
    • 한국세라믹학회지
    • /
    • 제46권1호
    • /
    • pp.30-34
    • /
    • 2009
  • A Sand blasting technology has been used to address via and trench processing of glass wafer of optic semiconductor packaging. Manufactured sand blast that is controlled by blast nozzle and servomotor so that 8" wafer processing may be available. 10mm sq test device manufactured by Dry Film Resist (DFR) pattern process on 8" glass wafer of $500{\mu}m's$ thickness. Based on particle pressure and the wafer transfer speed, etch rate, mask erosion, and vertical trench slope have been analyzed. Perfect 500 um tooling has been performed at 0.3 MPa pressure and 100 rpm wafer speed. It is particle pressure that influence in processing depth and the transfer speed did not influence.

웨이퍼 레벨 공정이 가능한 2축 수직 콤 구동 방식 마이크로미러 (Wafer-Level Fabrication of a Two-Axis Micromirror Driven by the Vertical Comb Drive)

  • 김민수;유병욱;진주영;전진아;;박재형;김용권
    • 대한전기학회:학술대회논문집
    • /
    • 대한전기학회 2007년도 Techno-Fair 및 추계학술대회 논문집 전기물성,응용부문
    • /
    • pp.148-149
    • /
    • 2007
  • We present the design and fabrication prcoess of a two-axis tilting micromirror device driven by the electrostatic vertical comb actuator. A high aspect-ratio comb actuator is fabricated by multiple DRIE process in order to achieve large scan angle. The proposed fabrication process enables a mirror to be fabricated on the wafer-scale. By bonding a double-side polished (DSP) wafer and a silicon-on-insulator (SOI) wafer together, all actuators on the wafer are completely hidden under the reflectors. Nickel lines are embedded on a Pyrex wafer for the electrical access to numerous electrodes of mirrors. An anodic bonding step is implemented to contact electrical lines with ail electrodes on the wafer at a time. The mechanical angle of a fabricated mirror has been measured to be 1.9 degree and 1.6 degree, respectively, in the two orthogonal axes under driving voltages of 100 V. Also, a $8{\times}8$ array of micromirrors with high fill-factor of 70 % is fabricated by the same fabrication process.

  • PDF

열영동력이 수평 웨이퍼상의 입자침착에 미치는 영향 (Thermophoretic Effect on Particle Deposition Toward a Horizontal Wafer)

  • 배귀남;박승오;이춘식
    • 대한기계학회논문집
    • /
    • 제18권1호
    • /
    • pp.175-183
    • /
    • 1994
  • To investigate thermophoretic effect on particle deposition, average deposition velocity toward a horizontal wafer surface in vertical airflow is measured keeping the wafer surface temperature different from the surrounding air temperature. In the present measurement, the temperature difference is maintained in the range from -10 to $4^{\circ}$ C Polystyrene latex (PSL) spheres of diameter between 0.3 and 0.8 .mu.m are used for the experiment. The number of particles deposited on a wafer surface is estimated from the measurements using a wafer surface scanner (PMS SAS-3600). Experimental data are compared with prediction model results.

마이크로컬럼 어레이에 적용 가능한 웨이퍼단위의 수직 배선 방법 (Wafer level vertical interconnection method for microcolumn array)

  • 한창호;김현철;강문구;전국진
    • 대한전자공학회:학술대회논문집
    • /
    • 대한전자공학회 2005년도 추계종합학술대회
    • /
    • pp.793-796
    • /
    • 2005
  • In this paper, we propose a method which can improve uniformity of a miniaturized electron beam array for inspection of very small pattern with high speed using vertical interconnection. This method enables the individual control of columns so that it can reduce the deviation of beam current, beam size, scan range and so on. The test device that used vertical interconnection method was fabricated by multiple wafer bonding and metal reflow. Two silicon and one glass wafers were bonded and metal interconnection by melting of electroplated AuSn was performed. The contact resistance was under $10{\Omega}$.

  • PDF