• Title/Summary/Keyword: Ti silicide

Search Result 138, Processing Time 0.025 seconds

Schottky Contact Application을 위한 Yb Germanides 형성 및 특성에 관한 연구

  • Na, Se-Gwon;Gang, Jun-Gu;Choe, Ju-Yun;Lee, Seok-Hui;Kim, Hyeong-Seop;Lee, Hu-Jeong
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 2013.02a
    • /
    • pp.399-399
    • /
    • 2013
  • Metal silicides는 Si 기반의microelectronic devices의 interconnect와 contact 물질 등에 사용하기 위하여 그 형성 mechanism과 전기적 특성에 대한 연구가 많이 이루어지고 있다. 이 중 Rare-earth(RE) silicides는 저온에서 silicides를 형성하고, n-type Si과 낮은 Schottky Barrier contact (~0.3 eV)을 이룬다. 또한 낮은 resistivity와 Si과의 작은 lattice mismatch, 그리고 epitaxial growth의 가능성, 높은 thermal stability 등의 장점을 갖고 있다. RE silicides 중 ytterbium silicide는 가장 낮은 electric work function을 갖고 있어 n-channel schottky barrier MOSFETs의 source/drain으로 주목받고 있다. 또한 Silicon 기반의 CMOSFETs의 성능 향상 한계로 인하여 germanium 기반의 소자에 대한 연구가 이루어져 왔다. Ge 기반 FETs 제작을 위해서는 낮은 source/drain series/contact resistances의 contact을 형성해야 한다. 본 연구에서는 저접촉 저항 contact material로서 ytterbium germanide의 가능성에 대해 고찰하고자 하였다. HRTEM과 EDS를 이용하여 ytterbium germanide의 미세구조 분석과 면저항 및 Schottky Barrier Heights 등의 전기적 특성 분석을 진행하였다. Low doped n-type Ge (100) wafer를 1%의 hydrofluoric (HF) acid solution에 세정하여 native oxide layer를 제거하고, 고진공에서 RF sputtering 법을 이용하여 ytterbium 30 nm를 먼저 증착하고, 그 위에 ytterbium의 oxidation을 방지하기 위한 capping layer로 100 nm 두께의 TiN을 증착하였다. 증착 후, rapid thermal anneal (RTA)을 이용하여 N2 분위기에서 $300{\sim}700^{\circ}C$에서 각각 1분간 열처리하여 ytterbium germanides를 형성하였다. Ytterbium germanide의 미세구조 분석은 transmission electron microscopy (JEM-2100F)을 이용하였다. 면 저항 측정을 위해 sulfuric acid와 hydrogen peroxide solution (H2SO4:H2O2=6:1)에서 strip을 진행하여 TiN과 unreacted Yb을 제거하였고, 4-point probe를 통하여 측정하였다. Yb germanides의 면저항은 열처리 온도 증가에 따라 감소하다 증가하는 경향을 보이고, $400{\sim}500^{\circ}C$에서 가장 작은 면저항을 나타내었다. HRTEM 분석 결과, deposition 과정에서 Yb과 Si의 intermixing이 일어나 amorphous layer가 존재하였고, 열처리 온도가 증가하면서 diffusion이 더 활발히 일어나 amorphous layer의 두께가 증가하였다. $350^{\circ}C$ 열처리 샘플에서 germanide/Ge interface에서 epitaxial 구조의 crystalline Yb germanide가 형성되었고, EDS 측정 및 diffraction pattern을 통하여 안정상인 YbGe2-X phase임을 확인하였다. 이러한 epitaxial growth는 면저항의 감소를 가져왔으며, 열처리 온도가 증가하면서 epitaxial layer가 증가하다가 고온에서 polycrystalline 구조의 Yb germanide가 형성되어 면저항의 증가를 가져왔다. Schottky Barrier Heights 측정 결과 또한 면저항 경향과 동일하게 열처리 증가에 따라 감소하다가 고온에서 다시 증가하였다.

  • PDF

Characteristic Studies on Electro-Discharge-Sintering of Ti5Si3 Powder Synthesized by Mechanical Alloying (기계적 합금화에 의해 제조된 Ti5Si3 분말의 전기방전소결 특성 연구)

  • Cheon, Yeon-wuk;Cho, Yu-jung;Kang, Tae-ju;Kim, Jung-yeul;Park, Jun-sik;Byun, Chang-sup;Lee, Sang-ho;Lee, Won-hee
    • Korean Journal of Metals and Materials
    • /
    • v.47 no.10
    • /
    • pp.660-666
    • /
    • 2009
  • The consolidation of mechanical alloyed $Ti_5Si_3$ powder by electro-discharge-sintering has been investigated. A single pulse of 2.5 to 8.0 kJ/0.34 g was applied to each powder mixture using 300 and $450{\mu}F$ capacitors. A bulk-like solid with $Ti_5Si_3$ phase has been successfully fabricated by the discharge with an input energy of more than 2.5 kJ in less than $160{\mu}sec$. Micro-Vickers hardness was found to be higher than 1350, which is significantly higher than that of a conventional high temperature sintered sample. The formation of $Ti_5Si_3$ and consolidation occurred through a fast solid state diffusion reaction.

CMOS 소자 응용을 위한 Plasma doping과 Silicide 형성

  • Choe, Jang-Hun;Do, Seung-U;Seo, Yeong-Ho;Lee, Yong-Hyeon
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 2010.02a
    • /
    • pp.456-456
    • /
    • 2010
  • CMOS 소자가 서브마이크론($0.1\;{\mu}m$) 이하로 스케일다운 되면서 단채널 효과(short channel effect), 게이트 산화막(gate oxide)의 누설전류(leakage current)의 증가와 높은 직렬저항(series resistance) 등의 문제가 발생한다. CMOS 소자의 구동전류(drive current)를 높이고, 단채널 효과를 줄이기 위한 가장 효율적인 방법은 소스 및 드레인의 얕은 접합(shallow junction) 형성과 직렬 저항을 줄이는 것이다. 플라즈마 도핑 방법은 플라즈마 밀도 컨트롤, 주입 바이어스 전압 조절 등을 통해 저 에너지 이온주입법보다 기판 손상 및 표면 결함의 생성을 억제하면서 고농도로 얕은 접합을 형성할 수 있다. 그리고 얕은 접합을 형성하기 위해 주입된 불순물의 활성화와 확산을 위해 후속 열처리 공정은 높은 온도에서 짧은 시간 열처리하여 불순물 물질의 활성화를 높여주면서 열처리로 인한 접합 깊이를 얕게 해야 한다. 그러나 접합의 깊이가 줄어듦에 따라서 소스 및 드레인의 표면 저항(sheet resistance)과 접촉저항(contact resistance)이 급격하게 증가하는 문제점이 있다. 이러한 표면저항과 접촉저항을 줄이기 위한 방안으로 실리사이드 박막(silicide thin film)을 형성하는 방법이 사용되고 있다. 본 논문에서는 (100) p-type 웨이퍼 He(90 %) 가스로 희석된 $PH_3$(10 %) 가스를 사용하여 플라즈마 도핑을 실시하였다. 10 mTorr의 압력에서 200 W RF 파워를 인가하여 플라즈마를 생성하였고 도핑은 바이어스 전압 -1 kV에서 60 초 동안 실시하였다. 얕은 접합을 형성하기 위한 불순물의 활성화는 ArF(193 nm) excimer laser를 통해 $460\;mJ/cm^2$의 에니지로 열처리를 실시하였다. 그리고 낮은 접촉비저항과 표면저항을 얻기 위해 metal sputter를 통해 TiN/Ti를 $800/400\;{\AA}$ 증착하고 metal RTP를 사용하여 실리사이드 형성 온도를 $650{\sim}800^{\circ}C$까지 60 초 동안 열처리를 실시하여 $TiSi_2$ 박막을 형성하였다. 그리고 $TiSi_2$의 두께를 측정하기 위해 TEM(Transmission Electron Microscopy)을 측정하였다. 화학적 결합상태를 분석하기 위해 XPS(X-ray photoelectronic)와 XRD(X-ray diffraction)를 측정하였다. 접촉비저항, 접촉저항과 표면저항을 분석하기 위해 TLM(Transfer Length Method) 패턴을 제작하여 I-V 특성을 측정하였다. TEM 측정결과 $TiSi_2$의 두께는 약 $580{\AA}$ 정도이고 morphology는 안정적이고 실리사이드 집괴 현상은 발견되지 않았다. XPS와 XRD 분석결과 실리사이드 형성 온도가 $700^{\circ}C$에서 C54 형태의 $TiSi_2$ 박막이 형성되었고 가장 낮은 접촉비저항과 접촉저항 값을 가진다.

  • PDF

Co-Silicide Device Characteristics in Embedded DRAM

  • Kim, Jong-Chae;Kim, Yeong-Cheol;Kim, Byung-Kook
    • Korean Journal of Crystallography
    • /
    • v.12 no.3
    • /
    • pp.162-165
    • /
    • 2001
  • The EDL (Embedded DRAM and Logic) technologies with stack cell capacitors based on NO dielectric and Co-silicided source/drain junctions using a Ti capping material, were successfully implemented. The employed Co-silicided film exhibited junction leakage characteristics comparable to those of non-silicided junctions. Improved device characteristics without degradation of I/sub off/ was also achieved.

  • PDF

Synthesis Behavior of Ti-25.0~37.5at%Si Powders by In situ Thermal Analysis during Mechanical Alloying (기계적 합금화과정에서의 in situ 열분석에 의한 Ti-25.0~37.5at%Si 분말의 합성거동)

  • Byun Chang Sop;Hyun Chang Yong;Kim Dong Kwan
    • Korean Journal of Materials Research
    • /
    • v.14 no.5
    • /
    • pp.305-309
    • /
    • 2004
  • Mechanical alloying (MA) of Ti-25.0~37.5at%Si powders was carried out in a high-energy ball mill, and in situ thermal analysis was also made during MA. In order to classify the synthesis behavior of the powders with respect to at%Si, the synthesis behavior during MA was investigated by in situ thermal analysis and X-ray diffraction (XRD). In situ thermal analysis curves and XRD patterns of Ti-25.0~26.1at%Si powders showed that there were no peaks during MA, indicating $Ti_{5}$ $Si_3$ was synthesised by a slow reaction of solid state diffusion. Those of Ti-27.1~37.5at%Si powders, however, showed that there were exothermic peaks during MA, indicating $_Ti{5}$ $Si_3$ and$ Ti_3$Si phase formation by a rapid exothermic reaction of self-propagating high-temperature synthesis (SHS). For Ti-27.1~37.5at%Si powders, the critical milling times for SHS decreased from 38.1 to 18.5 min and the temperature rise, ΔT (= peak temperature - onset temperature) increased form $19.5^{\circ}C$ to $26.7^{\circ}C$ as at%Si increased. The critical composition of Si for SHS reaction was found to be 27.1at% and the critical value of the negative heat of formation of Ti-27.1at%Si to be -1.32 kJ/g.

Co/Ti Bilayer Silicidation on the $\textrm{p}^{+}$-Si Region Implanted with High Dose of $\textrm{BF}_2$ ($\textrm{BF}_2$가 고농도로 이온주입된 $\textrm{p}^{+}$-Si 영역상에 Co/Ti 이중막 실리사이드의 형성)

  • Jang, Ji-Geun;Sin, Cheol-Sang
    • Korean Journal of Materials Research
    • /
    • v.9 no.2
    • /
    • pp.168-172
    • /
    • 1999
  • We have studied the formation of Co/Ti bilayer silicide with low resistivity and good thermal stability on the heavily boron doped $\textrm{p}^{+}$-Si region. In this paper, Co/Ti bilayer silicides were fabricated by depositing Co($150\AA$)/Ti($50\AA$) films on the clean $\textrm{p}^{+}$-Si substrates in an E-beam evaporator and performing the two step RTA process (first annealing: 650$50^{\circ}C$/20sec, second annealing: $800^{\circ}C$/20sec) in a $N_2$ambient with the pressure of $\textrm{10}^{-1}$atm. Co/Ti bilayer silicides obtained from our experiments exhibited the low resistivity of about $18\mu\Omega$-cm and the uniform thickness of about $500\AA$ without change of sheet resistance and agglomeration under the long post0annealing time up to $1000^{\circ}C$.

  • PDF

Analysis on Proecwss Characteristics of 2'nd Silicidation Formation Process at MOS Structure (MOS 구조에서 실리사이드 형성단계의 공정특성 분석)

  • Eom, Gum-Yong
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2005.11a
    • /
    • pp.130-131
    • /
    • 2005
  • In the era of submicron devices, super ultra thin gate oxide characteristics are required. Titanium silicide process has studied gate oxide reliability and dielectric strength characteristics as the composition of gate electrode. In this study the author observed process characteristics on MOS structure. In view point of the process characteristics of MOS capacitor, the oxygen & Ti, Si2 was analyzed by SIMS analysis on before and after annealing with 1,2 step silicidation, the Ti contents[Count/sec]of $9.5{\times}1018$ & $6.5{\times}1018$ on before and after 2'nd anneal. The oxygen contents[Count/sec] of $4.3{\times}104$ & $3.65{\times}104$, the Si contents[Count/sec] of $4.2{\times}104$ & $3.7{\times}104$ on before and after 2'nd anneal. The rms value[A] was 4.98, & 4.03 on before and after 2'nd anneal.

  • PDF

C-V Characteristics of Cobalt Polycide Gate formed by the SADS(Silicide As Diffusion Source) Method (SADS(Siliide As Diffusion Source)법으로 형성한 코발트 폴리사이트 게이트의 C-V특성)

  • 정연실;배규식
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.13 no.7
    • /
    • pp.557-562
    • /
    • 2000
  • 160nm thick amorphous Si and polycrystalline Si were each deposited on to 10nm thick SiO$_2$, Co monolayer and Co/Ti bilayer were sequentially evaporated to form Co-polycide. Then MOS capacitors were fabricated by BF$_2$ ion-implantation. The characteristics of the fabricated capacitor samples depending upon the drive-in annel conductions were measured to study the effects of thermal stability of CoSi$_2$and dopant redistribution on electrical properties of Co-polycide gates. Results for capacitors using Co/Ti bilayer and drive-in annealed at 80$0^{\circ}C$ for 20~40sec. showed excellent C-V characteristics of gate electrode.

  • PDF

Characteristics of SiGe Thin Film Resistors in SiGe ICs (SiGe 집적회로 내의 다결정 SiGe 박막 저항기의 특성 분석)

  • Lee, Sang-Heung;Lee, Seung-Yun;Park, Chan-Woo
    • Journal of the Korean Vacuum Society
    • /
    • v.16 no.6
    • /
    • pp.439-445
    • /
    • 2007
  • SiGe integrated circuits are being used in the field of high-speed wire/wireless communications and microwave systems due to the RF/high-speed analog characteristics and the easiness in the fabrication. Reducing the resistance variation in SiGe thin film resistors results in enhancing the reliability of integrated circuits. In this paper, we investigate the causes that generate the resistance nonuniformity after the silicon-based thin film resistor was fabricated, and consider the counter plan against that. Because the Ti-B precipitate, which formed during the silicide process of the SiGe thin film resistor, gives rise to the nonuniformity of SiGe resistors, the boron ions should be implanted as many as possible. In addition, the resistance deviation increases as the size of the contact hole that interconnects the SiGe resistor and the metal line decreases. Therefore, the size of the contact hole must be enlarged in order to reduce the resistance deviation.

Investigation of Plated Contact for Crystalline Silicon Solar Cells (결정질 실리콘 태양전지에 적용될 도금전극 특성 연구)

  • Kim, Bum-Ho;Choi, Jun-Young;Lee, Eun-Joo;Lee, Soo-Hong
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2007.06a
    • /
    • pp.192-193
    • /
    • 2007
  • An evaporated Ti/Pd/Ag contact system is most widely used to make high-efficiency silicon solar cells, however, the system is not cost effective due to expensive materials and vacuum techniques. Commercial solar cells with screen-printed contacts formed by using Ag paste suffer from a low fill factor and a high shading loss because of high contact resistance and low aspect ratio. Low-cost Ni and Cu metal contacts have been formed by using electro less plating and electroplating techniques to replace the Ti/Pd/Ag and screen-printed Ag contacts. Ni/Cu alloy is plated on a silicon substrate by electro-deposition of the alloy from an acetate electrolyte solution, and nickel-silicide formation at the interface between the silicon and the nickel enhances stability and reduces the contact resistance. It was, therefore, found that nickel-silicide was suitable for high-efficiency solar cell applications. Cu was electroplated on the Ni layer by using a light induced plating method. The Cu electroplating solution was made up of a commercially available acid sulfate bath and additives to reduce the stress of the copper layer. In this paper, we investigated low-cost Ni/Cu contact formation by electro less and electroplating for crystalline silicon solar cells.

  • PDF