• Title/Summary/Keyword: PLL system

Search Result 343, Processing Time 0.027 seconds

DSC-PLL Design and Experiments Using a FPGA (FPGA를 이용한 DSC-PLL 설계 및 실험)

  • Jo, Jongmin;Suh, Jae-Hak;Cha, Hanju
    • Proceedings of the KIPE Conference
    • /
    • 2014.07a
    • /
    • pp.281-282
    • /
    • 2014
  • 본 논문은 FPGA 기반의 DSC-PLL(Delayed Signal Cancellation - Phase Locked Loop)을 설계하고, 왜곡된 3상전압 조건에서 위상추종결과를 비교실험 하였다. FPGA 구현 알고리즘은 Matlab/Simulink와 연동된 System Generator를 이용하여 DSC-PLL 모델을 설계하고, Verilog HDL 코드로 변환 하였다. 불평형 및 고조파를 포함한 왜곡된 3상 전압 조건에서 FPGA에 구현된 DSC-PLL과 SRF-PLL (Synchronous Reference Frame - Phase Locked Loop)의 d-q축 고조파 감쇠특성 및 위상추종능력을 실험을 통해 비교하였다. DSC-PLL은 약 5.44ms 이내에 d-q축 고조파 성분을 제거함으로써 정상분 기본파 전압의 위상을 빠르게 추종하는 것을 검증하였다.

  • PDF

A Study on the Driving Circuit of Piezoelectric Ultrasonic Motor Using PLL Technique (PLL을 이용한 압전 초음파 모터의 구동회로에 관한 연구)

  • ;;Sergey Borodin
    • The Transactions of the Korean Institute of Electrical Engineers B
    • /
    • v.52 no.1
    • /
    • pp.33-38
    • /
    • 2003
  • This paper describes control principles of the piezoelectric ultrasonic motor which is operated by the ultrasonic vibration generated by the piezoelectric element. The piezoelectric ultrasonic motor has excellent characteristics such as compact size, noiseless motion, low speed, high torque and controllability, and has been recently applied for the practical utilization in industrial, consumer, medical and automotive fields. In this paper, the design of two-phase push-pull inverter for driving the piezoelectric ultrasonic motor is described, and a new control method of automatic resonant frequency tracking using PLL(Phase-Locked Loop) technique is mainly presented. the experimental results by this inverter system for driving the piezoelectric ultrasonic motor are illustrated herein. The inverter system with PLL technique improved the speed stability of the piezoelectric ultrasonic motor.

Researching to PLL Control-mothod of SRM Drive based on DSP (DSP를 이용한 SRM 드라이브의 PLL 제어방식에 관한 연구)

  • 표성영;문재원;박한웅;안진우
    • Proceedings of the KIPE Conference
    • /
    • 1999.07a
    • /
    • pp.189-192
    • /
    • 1999
  • The switched reluctance drive system is known to provide a good adjustable speed and torque characteristics. However, acoustic noise and higher torque ripple are drawbacks. These drawbacks show the fact that SRM drive is not operated with mmf current specified for dwell angle and input voltage. Reducing torque ripple and having precise speed control, PLL technique is adopted. The PLL system in conjunction with dynamic dwell angle control scheme has good speed regulation characteristics. A TMS320F240 based on the DSP is used to realizing this drive system. Test results show that the system has the ability to achieve good dynamic and precise speed control.

  • PDF

A Improved High Performance VCDL(Voltage Controled Delay Line) (향상된 고성능 VCDL(Voltage Controled Delay Line))

  • 이지현;최영식;류지구
    • Proceedings of the Korean Institute of Information and Commucation Sciences Conference
    • /
    • 2003.10a
    • /
    • pp.394-397
    • /
    • 2003
  • Since the speed of operation in the system has been increasing rapidly, chips should have been synchronized. Then, synchronized circuits such as PLL (Phase Locked Loop), DLL (Delay Locked Loop) are used. VCO (Voltage Controled Oscillator) generated a frequency in the PLL has disadvantage such as jitter accumulation. On the other hands, VCDL (Voltage Controled Delay Line) used at DLL has an advantage which has no jitter accumulation. In this paper, a new and improved VCDL structure is suggested.

  • PDF

A.C. Servo System Using Fuzzy-Neural Network and PLL (퍼지-신경회로망과 PLL을 이용한 교류서보시스템)

  • 김진식;이현관;엄기환
    • Journal of the Korean Institute of Illuminating and Electrical Installation Engineers
    • /
    • v.12 no.3
    • /
    • pp.139-146
    • /
    • 1998
  • In this paper, we proposed the hybrid intelligent control method for fast response time and precise speed control of the AC Servo system. The proposed system first used the fuzzy-neural network control methods for fast response time and when the error reaches the preset value, used the PLL control method. In order to verify the advantage of he proposed method, the system is implemented. The results of the simulation and the experiment of speed control to use the 3-phase induction motor as a plant, we verified excellency of the proposed control method to compare with the conventional fuzzy-neural network control method.

  • PDF

Carrier Tracking Loop Design Using FLL-assisted PLL Scheme for Galileo L1F Channel (갈릴레오 L1F 채널에서 FLL-assisted PLL 기술을 이용한 반송파 추적 설계)

  • Choi, Seung-Duk;Lee, Sang-Kook;Hawng, In-Kwan;Shin, Cheon-Sig;Lee, Sang-Uk
    • The Journal of Korean Institute of Communications and Information Sciences
    • /
    • v.33 no.12A
    • /
    • pp.1217-1224
    • /
    • 2008
  • The carrier tracking has to be basically completed for accurate positioning of Galileo satellite system. The FLL for tracking frequency errors is robust to dynamic stress causing changes of propagation time but hardly tracks accurate carrier tracking. The PLL for tracking phase errors provides accurate carrier tracking but is sensitive to dynamic stress and its tracking performance is decreased when high dynamics exist. In this paper, we design the carrier tracking loop with the FLL-assisted PLL loop filter and co-operations of FLL and PLL to achieve accurate carrier tracking in high dynamic stress. we prove the performance of designed carrier tracking loop via simulations.

A Canonical Small-Signal Linearized Model and a Performance Evaluation of the SRF-PLL in Three Phase Grid Inverter System

  • Mao, Peng;Zhang, Mao;Zhang, Weiping
    • Journal of Power Electronics
    • /
    • v.14 no.5
    • /
    • pp.1057-1068
    • /
    • 2014
  • Phase-locked loops (PLL) based on the synchronous reference frame (SRF-PLL) have recently become the most widely-used for grid synchronization in three phase grid-connected inverters. However, it is difficult to study their performance since they are nonlinear systems. To estimate the performances of a SRF-PLL, a canonical small-signal linearized model has been developed in this paper. Based on the proposed model, several significant specifications of a SRF-PLL, such as the capture time, capture rang, bandwidth, the product of capture time and bandwidth, and steady-state error have been investigated. Finally, a noise model of a SRF-PLL has been put forward to analyze the noise rejection ability by computing the SNR (signal-to-noise ratio) of a SRF-PLL. Several simulation and experimental results have been provided to verify and validate the obtained conclusions. Although the proposed model and analysis method are based on a SRF-PLL, they are also suitable for analyzing other types of PLLs.

Time Synchronization Algorithm based on FLL-Assisted-PLL for Telemetry System (FLL-Assisted-PLL 기반의 텔레메트리 시스템 정밀 시각동기 알고리즘)

  • Geon-Hee Kim;Mi-Hyun Jin
    • Journal of Advanced Navigation Technology
    • /
    • v.26 no.6
    • /
    • pp.441-447
    • /
    • 2022
  • In this paper, we propose a FLL-assisted-PLL based time synchronization algorithm for telemetry systems where frequency and phase errors exist in time synchronization pulse. The telemetry system may analyze the flight state by acquiring the state information in the distributed system. Therefor, in order to collect each state information without errors, precise time synchronization between the master and the slave is required. At this time, the master's time pulse have frequency and phase changes that can be caused by external and internal factors, so a method to maintain precision time synchronization is essential to provide telemetry data continuously. We propose the FLL-assisted-PLL based algorithm that is capable of high-speed synchronization and has high time synchronization accuracy. The proposed algorithm is verified through python simulation, and the VHDL Logic has been implemented in FPGA to check the performance according to the frequency errors and phase errors.

An analysis of frequency divider ratio in N-loop PLL frequency synthesizer for CDMA communication system (부호분할다중화 통신시스템을 위한 다중루프 PLL주파수 합성기에서의 주파수분주정수에 관한 해석)

  • 김도욱;한영열
    • The Journal of Korean Institute of Communications and Information Sciences
    • /
    • v.13 no.1
    • /
    • pp.54-62
    • /
    • 1988
  • For code division multiple access, a frequency synthesizer of elementary components is necessary in the system application of frequency hopped spread spectrum communication. This paper proposes the model of N-loop PLL frequency synthesizer to be adaptied for generating the output frequency resultes in the frequency hopping pattern and to be easy in practical application of the system. It was analyzed how the frequency divider ratio distribute, what the method to decide frequency divider ratio is and what relationship of bandwidth of BPF and degree of multiple have is also analyzed in order to hop the desired frequency output.

  • PDF

A Current Compensating Scheme for Improving Phase Noise Characteristic in Phase Locked Loop

  • Han, Dae Hyun
    • Journal of Multimedia Information System
    • /
    • v.5 no.2
    • /
    • pp.139-142
    • /
    • 2018
  • This work presents a novel architecture of phase locked loop (PLL) with the current compensating scheme to improve phase noise characteristic. The proposed PLL has two charge pumps (CP), main-CP (MCP) and sub-CP (SCP). The smaller SCP current with same time duration but opposite direction of UP/DN MCP current is injected to the loop filter (LF). It suppresses the voltage fluctuation of LF. The PLL has a novel voltage controlled oscillator (VCO) consisting of a voltage controlled resistor (VCR) and the three-stage ring oscillator with latch type delay cells. The VCR linearly converts voltage into current, and the latch type delay cell has short active on-time of transistors. As a result, it improves phase noise characteristic. The proposed PLL has been fabricated with $0.35{\mu}m$ 3.3 V CMOS process. Measured phase noise at 1 MHz offset is -103 dBc/Hz resulting in 3 dBc/Hz phase noise improvement compared to the conventional PLL.