• Title/Summary/Keyword: PLL design

Search Result 299, Processing Time 0.023 seconds

A Study on Low Phase Noise Frequency Synthesizer Design for Satellite Terminal (위성통신 단말용 저 위상잡음 주파수 합성기 설계에 관한 연구)

  • Ryu, Joon-Gyu;Oh, Deock-Gil;Hong, Sung-Yong
    • Journal of Satellite, Information and Communications
    • /
    • v.6 no.1
    • /
    • pp.45-49
    • /
    • 2011
  • In this paper, we present the high resolution and low phase noise frequency synthesizer for satellite terminal. To improve the phase noise of frequency synthesizer, we analyze how the configuration of frequency synthesizer affect the phase noise. The implemented frequency synthesizer reduce the phase noise and show the high resolution. The output power of this frequency synthesizer is over -2dBm in 950~1450MHz and the phase noise of the -101dBc/Hz at 10kHz frequency offset.

Design of a Frequency Locked Loop Circuit

  • Choi, Jin-Ho
    • Journal of information and communication convergence engineering
    • /
    • v.6 no.3
    • /
    • pp.275-278
    • /
    • 2008
  • In this paper, I propose the full CMOS FLL(frequency locked loop) circuit. The proposed FLL circuit has a simple structure which contains a FVC(frequency-to-voltage converter), an operational amplifier and a VCO(voltage controlled oscillator). The operation of FLL circuit is based on frequency comparison by the two FVC circuit blocks. The locking time of FLL is short compared to PLL(phase locked loop) circuit because the output signal of FLL is synchronized only in frequency. The circuit is designed by 0.35${\mu}m$ process and simulation carried out with HSPICE. Simulation results are shown to illustrate the performance of the proposed FLL circuit.

Design and Fabrication of the Transceiver for Data Communication (데이터 통신용 트랜시버의 설계 및 제작)

  • 최준수;허창우
    • Proceedings of the Korean Institute of Information and Commucation Sciences Conference
    • /
    • 2000.05a
    • /
    • pp.433-437
    • /
    • 2000
  • 본 논문에서는 데이터 전송용 특정 소출력 무선국용 무선기기의 송수신단의 회로를 설계하고 제작하여 특성을 측정하였다. 주파수 대역은 424.7~424.95MHz이고, 반이중(Half Duplex Communication) 통신방식, PLL Synthesized, 20 Channel, 12.5kHz Channel Bandwidth 그리고 FSK Modulation/Demodulation 방식을 사용하였다. 송신단은 저잡음 증폭기와 전력증폭기를 사용하여 10mW의 출력으로 설계하였고, 발생되는 스퓨리어스를 감쇄시키기 위해 저역통과필터와 공진 회로로 구성하였다. 수신단은 Dual Conversion 방식을 사용하였다. 설계한 결과, 송신단의 출력은 9.71dBm, 스퓨리어스특성 47dBc 그리고 수신단은 감도가 -113dBm에서 Jitter가 $\pm$12.3%로 나타났다.

  • PDF

Control of servomotor for hospital mobile robots

  • Kimura, Ichiro;Watanabe, Keigo;Jin, Sang-Ho;Kaneko, Satoru
    • 제어로봇시스템학회:학술대회논문집
    • /
    • 1990.10b
    • /
    • pp.1093-1097
    • /
    • 1990
  • A d.c. servomotor with pulse encoder is used to improve the movement of a hospital mobile robot along the desired line. We can achieve an improved movement of the robot by applying a PLL control. It is then shown that we can also reduce 42% of the power dissipation by the use of a PWM control. Furthermore, some simulation studies are presented to illustrate the design of PI control and optimal regulator for the control of the d.c. servomotor.

  • PDF

The Design of a X-Band Frequency Synthesizer using the Subharmonic Injection Locking method (Subharmonic Injection Locking 방법을 이용한 X-Band 주파수 합성기 설계)

  • Kim, Ji-Hye;Yun, Sang-Won
    • Proceedings of the Korea Electromagnetic Engineering Society Conference
    • /
    • 2003.11a
    • /
    • pp.269-272
    • /
    • 2003
  • A low phase noise frequency synthesizer at X-Band which employs the subharmonic injection locking was designed and tested. The frequency synthesizer consists of two oscillators - master and slave : A 1.75GHz master oscillator made of PLL synthesizer produces 6th harmonic at 10.5GHz, which excites the following 10.5GHz slave oscillator. The realized frequency synthesizer has a 4.5dBm of output power, and a phase noise of -108dBc/Hz at the 100kHz offset frequency.

  • PDF

Design of a Frequency Synthesizer for UHF RFID Reader Application (UHF 대역 RFID 리더 응용을 위한 주파수합성기 설계)

  • Kim, Kyung-Hwan;Oh, Kun-Chang;Park, Jong-Tae;Yu, Chong-Gun
    • The Transactions of The Korean Institute of Electrical Engineers
    • /
    • v.57 no.5
    • /
    • pp.889-895
    • /
    • 2008
  • In this paper a Fractional-N frequency synthesizer is designed for UHF RFID readers. It satisfies the ISO/IEC frequency band($860{\sim}960MHz$) and is also applicable to mobile RFID readers. A VCO is designed to operate at 1.8GHz band such that the LO pulling effect is minimized. The 900MHz differential I/Q LO signals are obtained by dividing the differential signal from an integrated 1.8GHz VCO. It is designed using a $0.18{\mu}m$ RF CMOS process. The measured results show that the designed circuit has a phase noise of -103dBc/Hz at 100KHz offset and consumes 9mA from a 1.8V supply. The channel switching time of $10{\mu}s$ over 5MHz transition have been achieved, and the chip size including PADs is $1.8{\times}0.99mm^2$.

Phase-Locked Loop Speed Control system of Converter-fed Self-Controlled PMSM (컨번터에 의한 자기제어형 영구자석 동기전동기의 PLL 속도제어)

  • Yoon, Byung-Do;Kim, Yoon-Ho;Choi, Won-Beum;Lee, Yung-Jae
    • Proceedings of the KIEE Conference
    • /
    • 1990.07a
    • /
    • pp.332-335
    • /
    • 1990
  • A digital phase-locked loop speed control system of a self-controlled permanent magnet synchronous mortar fed by a voltage source inverter is presented. This paper discribes the hardware and software design of the system. Variable speed control system for self-controlled permanent magnet synchronous motor is proposed. Simulation results demonstrate the validity of proposed methods. This proposed control technique is implemented by using a microprocessor-based system.

  • PDF

Design of Analog ASIC for high frequency Phase Lock Loop (IEEE1394 S800대응 고주파 PLL ASIC 설계)

  • Kim, Y.W.;Lee, H.B.;Cho, G.O.;Han, D.I.;Lee, K.W.
    • Proceedings of the KIEE Conference
    • /
    • 1998.11b
    • /
    • pp.582-584
    • /
    • 1998
  • IEEE1394 is an international standard that will integrate entertainment, communication, and computing electronics into consumer multimedia. IEEE1394 is a hardware and software for transporting data at 100,200, or 400Mbps. There are efforts to create speed improvements to 800 and muti-Gigabit speed s. An 980Mhz frequency synthesizer is proposed for high speed transport and designed by a 0.35um CMOS process.

  • PDF

Design of 1.5V-3GHz CMOS multi-chained two stage VCO

  • Yu, Hwa-Yeal;Oh, Se-Hoon;Han, Yun-Chol;Yoon, Kwang-Sub
    • Proceedings of the IEEK Conference
    • /
    • 2000.07b
    • /
    • pp.969-972
    • /
    • 2000
  • This paper proposes 1.5V-3GHz CMOS PLL with a new delay cell for operating in high frequency and multi chained two stage VCO to improve phase noise performance. The proposed multi-chained architecture is able to reduce a timing jitter or a transition spacing and the newly VCO is operating in high frequency. The PFD circuit designed to prevent fluctuation of charge pump circuit under the locking condition. Simulation results show that the tuning range of proposed VCO is wide at 1.8GHz-3.2Ghz and power dissipation is 0.6mW.

  • PDF

Current Control of Three Phase PWM Converter for the Variable Load (부하가변시 3상 PWM 컨버터의 전류제어에 관한 연구)

  • Lee, J.H.;Kim, E.G.;Jeon, K.Y.;Chun, J.Y.;Lee, S.H.;Oh, B.H.;Lee, H.G.;Han, K.H.
    • Proceedings of the KIPE Conference
    • /
    • 2007.07a
    • /
    • pp.441-443
    • /
    • 2007
  • In this paper, The authors design the current controller which independently control the d, q axis current transformed by the synchronously rotating d, q axis and a Space Vector Pulse Width Modulation(SVPWM) to steadily control the output DC-Link voltage against the variable load of the three phase PWM converter. Also, This study improves the high power factor, stability, and rapid response by the phase angle control using the digital Phase Locked Loop(PLL).

  • PDF