• Title/Summary/Keyword: Mosfet

Search Result 1,589, Processing Time 0.024 seconds

Simulation Studies on the Super-junction MOSFET fabricated using SiGe epitaxial process (SiGe 에피 공정기술을 이용하여 제작된 초 접합 금속-산화막 반도체 전계 효과 트랜지스터의 시뮬레이션 연구)

  • Lee, Hoon-Ki;Park, Yang-Kyu;Shim, Kyu-Hwan;Choi, Chel-Jong
    • Journal of the Semiconductor & Display Technology
    • /
    • v.13 no.3
    • /
    • pp.45-50
    • /
    • 2014
  • In this paper, we propose a super-junction MOSFET (SJ MOSFET) fabricated through a simple pillar forming process by varying the Si epilayer thickness and doping concentration of pillars using SILVACO TCAD simulation. The design of the SJ MOSFET structure is presented, and the doping concentration of pillar, breakdown voltage ($V_{BR}$) and drain current are analyzed. The device performance of conventional Si planar metal-oxide semiconductor field-effect transistor(MOSFET), Si SJ MOSFET, and SiGe SJ MOSFET was investigated. The p- and n-pillars in Si SJ MOSFET suppressed the punch-through effect caused by drain bias. This lead to the higher $V_{BR}$ and reduced on resistance of Si SJ MOSFET. An increase in the thickness of Si epilayer and decrease in the former is most effective than the latter. The implementation of SiGe epilayer to SJ MOSFET resulted in the improvement of $V_{BR}$ as well as drain current in saturation region, when compared to Si SJ MOSFET. Such a superior device performance of SiGe SJ MOSFET could be associated with smaller bandgap of SiGe which facilitated the drift of carriers through lower built-in potential barrier.

Analysis of Tunneling Current for Bottom Gate Voltage of Sub-10 nm Asymmetric Double Gate MOSFET (10 nm이하 비대칭 이중게이트 MOSFET의 하단 게이트 전압에 따른 터널링 전류 분석)

  • Jung, Hakkee
    • Journal of the Korea Institute of Information and Communication Engineering
    • /
    • v.19 no.1
    • /
    • pp.163-168
    • /
    • 2015
  • This paper analyzed the deviation of tunneling current for bottom gate voltage of sub-10 nm asymmetric double gate MOSFET. The asymmetric double gate MOSFET among multi gate MOSFET developed to reduce the short channel effects has the advantage to increase the facts to be able to control the channel current, compared with symmetric double gate MOSFET. The increase of off current is, however, inescapable if aymmetric double gate MOSFET has the channel length of sub-10 nm. The influence of tunneling current was investigated in this study as the portion of tunneling current for off current was calculated. The tunneling current was obtained by the WKB(Wentzel-Kramers-Brillouin) approximation and analytical potential distribution derived from Poisson equation. As a results, the tunneling current was greatly influenced by bottom gate voltage in sub-10 nm asymmetric double gate MOSFET. Especially it showed the great deviation for channel length, top and bottom gate oxide thickness, and channel thickness.

A Study of the Threshold Voltage of a Symmetric Double Gate Type MOSFET (대칭형 이중 게이트 MOSFET에 대한 문턱전압 연구)

  • Lee, Jeong-Ihll;Shin, Jin-Seob
    • The Journal of the Institute of Internet, Broadcasting and Communication
    • /
    • v.10 no.6
    • /
    • pp.243-249
    • /
    • 2010
  • In this thesis, in order to a equivalent circuit-analytical study for a symmetric double gate type MOSFET, we slove analytically the 2D Poisson's equation in a a silicon body. To solve the threshold voltage in a symmetric double gate type MOSFET from the derived expression for the surface potential which the two-dimensional potential distribution of a symmetric double gate type MOSFET is assumed approximately. This thesis can use short and long channel in a silicon body we introduce a new the threshold voltage model in a symmetric double gate type MOSFET and measure it the distance about the range of channel length up to 0.1 [${\mu}m$].

Hot electron induced degradation model of the DC and RF characteristics of RF-nMOSFET (Hot electron에 의한 RF-nMOSFET의 DC및 RF 특성 열화 모델)

  • 이병진;홍성희;유종근;전석희;박종태
    • Journal of the Korean Institute of Telematics and Electronics D
    • /
    • v.35D no.11
    • /
    • pp.62-69
    • /
    • 1998
  • The general degradation model has been applied to analyze the hot carrier induced degradation of the DC and RF characteristics of RF-nMOSFET. The degradation of cut-off frequency has been severer than the degradation of bulk MOSFET drain current. The value of the degradation rate n and the degradation parameter m for RF-nMOSFET has been equal to those for bulk MOSFET. The decrease of device degradation with the increase of fingers could be explained by the large source/drain parasitic resistance and drain saturation voltage. It has been also found that the RF performance degradation could be explained by the decrease of $g_{m}$ and $C_{gd}$ and the increase of $g_{ds}$ after stress. The degradation of the DC and RF characteristics of RF-nMOSFET could be predicted by the measurement of the substrate current.t.

  • PDF

Comparison of Electrical Coupling of Monolithic 3D Inverter with MOSFET and JLFET (MOSFET와 JLFET의 3차원 인버터 전기적 상호작용의 비교)

  • Ahn, Tae-Jun;Choi, Bum Ho;Yu, Yun Seop
    • Proceedings of the Korean Institute of Information and Commucation Sciences Conference
    • /
    • 2018.05a
    • /
    • pp.173-174
    • /
    • 2018
  • This paper compared the electrical coupling of the monolithic 3D inverter consisting of MOSFET and JLFET. In the case of both the MOSFET and the JLFET, MOSFET and JLFET have a small threshold voltage variation when the thickness of inter-layer dielectric (ILD) = 100 nm. However, when the thickness of ILD = 10 nm, the threshold voltage variation is larger and the JLFET is twice as much as the MOSFET.

  • PDF

Characterization and design guideline for neuron-MOSFET inverters (Neuron-MOSFET 인버터의 특성 분석 및 설계 가이드라인)

  • Kim, Sea-W.;Lee, Jae-K.;Park, Jong-T.;Jeong, Woon-D.
    • Journal of IKEEE
    • /
    • v.3 no.2 s.5
    • /
    • pp.161-167
    • /
    • 1999
  • 3-input neuron-MOSFET inverters and 3-bit D/A converters using enhancement type device have been designed and fabricated by using standard 2-poly CMOS process. The voltage transfer curve and the noise margin of neuron-MOSFET inverters have been measured and characterized as the same method in normal CMOS inverters. From the theoretical calculation of the effects of coupling ratio on the voltage transfer curve and noise margin, we set up the design guideline for the gate oxide thickness and input gate layout in neuron-MOSFET inverters. BT using one of input gates as a control gate, we can design and fabricate the neuron-MOSFET D/A converter without offset voltage.

  • PDF

Analysis of The Electrical Characteristics of Power MOSFET with Floating Island (플로팅 아일랜드 구조의 전력 MOSFET의 전기적 특성 분석)

  • Kang, Ey Goo
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.29 no.4
    • /
    • pp.199-204
    • /
    • 2016
  • This paper was proposed floating island power MOSFET for lowering on state resistance and the proposed device was maintained 600 V breakdown voltage. The electrical field distribution of floating island power MOSFET was dispersed to floating island between P-base and N-drift. Therefore, we designed higher doping concentration of drift region than doping concentration of planar type power MOSFET. And so we obtain the lower on resistance than on resistance of planar type power MOSFET. We needed the higher doping concentration of floating island than doping concentration of drift region and needed width and depth of floating island for formation of floating island region. We obtained the optimal parameters. The depth of floating island was $32{\mu}m$. The doping concentration of floating island was $5{\times}1,012cm^2$. And the width of floating island was $3{\mu}m$. As a result of designing the floating island power MOSFET, we obtained 723 V breakdown voltage and $0.108{\Omega}cm^2$ on resistance. When we compared to planar power MOSFET, the on resistance was lowered 24.5% than its of planar power MOSFET. The proposed device will be used to electrical vehicle and renewable industry.

Analysis and extraction method of noise parameters for short channel MOSFET thermal noise modeling (단채널 MOSFET의 열잡음 모델링을 위한 잡음 파라메터의 분석과 추출방법)

  • Kim, Gue-Chol
    • Journal of the Korea Institute of Information and Communication Engineering
    • /
    • v.13 no.12
    • /
    • pp.2655-2661
    • /
    • 2009
  • In this paper, an accurate noise parameters for thermal noise modeling of short channel MOSFET is derived and extracted. Fukui model for calculating the noise parameters of a MOSFET is modified by considering effects of parasitic elements in short channel, and it is compared with conventional noise model equation. In addition, for obtaining the intrinsic noise sources of devices, noise parameters(minimum noise figure $F_{min}$, equivalent noise resistance $R_n$ optimized source admittance $Y_{opt}=G_{opt}+B_{opt}$) in submicron MOSFETs is extracted. With this extraction method, the intrinsic noise parameters of MOSFET without effects of probe pad and extrinsic parasitic elements from RF noise measurements can be directly obtained.

전력 MOSFET

  • 최연익
    • 전기의세계
    • /
    • v.34 no.5
    • /
    • pp.292-298
    • /
    • 1985
  • 전력 MOSFET은 산업 전반에 걸쳐 수요가 급증하고 있고, 멀지않아 장래에 컴퓨터, 통신, 메카트로닉스, 자동차등의 발달로 인하여 갑작스레 수요가 폭발하리라 예상하고 있다. 전력 MOSFET은 10년도 채 못되는 짧은 역사를 지니고 있기 때문에 국내에는 거의 소개된 바가 없으며, 이를 사용한 시스템을 생산하는 업체도 알려진 바 없다. 그러나, 에너지 자원이 빈곤한 우리나라에서는 전력 MOSFET을 사용한 절전형 전원이나 조절기의 개발이 시급하리라 생각된다. 또한 전력MOSFET은 LSI급의 IC제조시설을 활용하여 제작이 가능하기 때문에, 비교적 소규모 시설 투자에 의해 생산시설을 갖출 수가 있다. 따라서, 국내에서도 반도체 기술의 다양화 측면에서라도 전력MOSFET의 개발을 신중히 검토해야 할 때가 왔다고 생각한다.

  • PDF

The Process and Fabrication of 500 V Unified Trench Gate Power MOSFET (500 V급 Unified Trench Gate Power MOSFET 공정 및 제작에 관한 연구)

  • Kang, Ey-Goo
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.26 no.10
    • /
    • pp.720-725
    • /
    • 2013
  • Power MOSFET operate voltage-driven devices, design to control the large power switching device for power supply, converter, motor control, etc. We have analyzed trench process, field limit ring process for fabrication of unified trench gate power MOSFET. And we have analyzed electrical characteristics of fabricated unified trench gate power MOSFET. The optimal trench process was based on SF6. After we carried out SEM measurement, we obtained superior trench gate and field limit ring process. And we compared electrical characteristics of planar and trench gate unified power MOSFET after completing device fabrication. As a result, the both of them was obtained 500 V breakdown voltage. However trench gate unified power MOSFET was shown improved Vth and on state voltage drop characteristics than planar gate unified power MOSFET.