• Title/Summary/Keyword: Locking Process

Search Result 127, Processing Time 0.036 seconds

A Fast Lock and Low Jitter Phase Locked Loop with Locking Status Indicator (Locking 상태 표시기를 이용한 저잡음 고속 위상고정 루프)

  • Choi Young-Shig;Han Dae-Hyun
    • Journal of the Korea Institute of Information and Communication Engineering
    • /
    • v.9 no.3
    • /
    • pp.582-586
    • /
    • 2005
  • This paper presents a new structure of Phase Locked Loop(PLL) which changes its loop bandwidth according to the locking status. The proposed PLL consists of a conventional PLL and, Locking Status Indicator(LSI). The LSI decides the operating bandwidth of loop filler. When the PLL becomes out of lock, the PLL increases the loop bandwidth and achieves fast locking. When the PLL becomes in-lock, this PLL decreases the loop bandwidth and minimizes phase noise output. The PLL can achieve fast locking and low phase noise output at the same time. Proposed PLL's locking time is less than $40{\mu}s$ and spur is 76.1dBc. It is simulated by HSPICE in a Hynix CMOS $0.35{\mu}m$ Process.

A Study on the Snap-Fit Locking Feature (스냅 핏 잠금 형상에 관한 연구)

  • Park, Hyun-Ki;Hong, Min-Sung
    • Transactions of the Korean Society of Machine Tool Engineers
    • /
    • v.15 no.6
    • /
    • pp.121-126
    • /
    • 2006
  • Snap-fit is being used in manufacture of plastic products. Integral features using snap-fit are classified as locks, locators and enhancements. Locking features complete the process of attachment by providing physical interference to prevent separation. Looking feature pairs consist of two components, i.e., a flexible latch and a rigid catch and require particular care and attention for their selection. We can make several locking feature pairs by selecting latch and catch, but some parts restrict freedom of selection. Therefore, part designers must know the characteristic properties of generic locking feature forms as considering a specific design problem. In this paper, it has been presented about problem of small size products using locking feature and then introduced new locking feature applicable to small parts.

Fast Lock-Acquisition DLL by the Lock Detection (Lock detector를 사용하여 빠른 locking 시간을 갖는 DLL)

  • 조용기;이지행;진수종;이주애;김대정;민경식;김동명
    • Proceedings of the IEEK Conference
    • /
    • 2003.07b
    • /
    • pp.963-966
    • /
    • 2003
  • This paper proposes a new locking algorithm of the delay locked loop (DLL) which reduces the lock-acquisition time and eliminates false locking problem to enlarge the operating frequency range. The proposed DLL uses the modified phase frequency detector (MPFD) and the modified charge pump (MCP) to avoid the false locking problem. Adopting a new lock detector that measures delay between elects helps the fast lock-acquisition time greatly. The idea has been confirmed by HSPICE simulations in a 0.35-${\mu}{\textrm}{m}$ CMOS process.

  • PDF

Fast locking PLL in moble system using improved PFD (모바일 시스템에 필요한 향상된 위상주파수검출기를 이용한 위상고정루프)

  • Kam, Chi-Uk;Kim, Seung-Hoon;Hwang, In-Ho;Lee, Jong-Hwa
    • Proceedings of the KIEE Conference
    • /
    • 2007.04a
    • /
    • pp.246-248
    • /
    • 2007
  • This paper presents fast locking PLL(Phase Locked Loop) that can improve a jitter noise characteristics and acquisition process by designing a PFD(Phase Frequency Detector) circuit. The conventional PFD has not only a jitter noise caused from such a demerit of the wide dead zone and duty cycle, but also a long delay interval that makes a high speed operation unable. The advanced PFD circuit using the TSPC(True Single Phase Clocking) circuit is proposed, and it has excellent performances such as 1.75us of locking time and independent duty cycle characteristic. It is fabricated in a 0.018-${\mu}m$ CMOS process, and 1.8v supply voltage, and 25MHz of input oscillator frequency, and 800MHz of output frequency and is simulated by using ADE of Cadence.

  • PDF

Development and Benchmark Test of Hole-Boss Locking Washers for the Prevention of Vibrational Loosening (나사 풀림 방지를 위한 걸림턱 구조의 와셔 개발 및 성능 비교)

  • Oh, Young-Tak;Kim, Gi-Dae
    • Journal of the Korean Society of Manufacturing Process Engineers
    • /
    • v.19 no.8
    • /
    • pp.28-34
    • /
    • 2020
  • In this study, hole-boss locking washers were developed to prevent vibrational loosening, and a benchmark test was conducted to compare these washers with existing wedge locking washers, which are imported and high-priced. The developed washers consist of an upper washer with bosses and a lower washer with holes, and the bosses are caught in the holes so that the bolt is not loosened. Additionally, the top side of the upper washer and the underside of the lower washer have small wedges perpendicular to the direction of the bolt loosening, suppressing slips. A test by the Korea Test Laboratory indicated that the ratio of the loosening torque to the joining torque is greater than 70%, confirming that the developed washers have a sufficiently high anti-loosening performance. A Junker test apparatus was manufactured for the testing of vibrational loosening and a test comparison between the proposed washers and the existing wedge locking washers shows that the proposed washers have a slower reduction in the clamping force and a higher loosening-resistance in a vibrational circumstance compared with the wedge locking washers. These results indicate that the developed washers demonstrate a high performance and boast price competitiveness.

Numerical Analysis of the Relation of the Bandwidth and Locking Speed of the Analog DLL in Time Domain (시간 영역에서 아날로그 DLL의 Bandwidth 와 Locking Speed 관계의 수식적 분석)

  • Ryu, Kyung-Ho;Jung, Seong-Ook
    • Proceedings of the IEEK Conference
    • /
    • 2008.06a
    • /
    • pp.607-608
    • /
    • 2008
  • Locking time of the DLL is the important design issue in case of clock gating for low power system. For precise analysis of the locking speed of the DLL, this paper analyzes the locking process of the DLL in time domain. Analysis result shows that the value of the DLL bandwidth over reference frequency should be limited to below 1 ($i.e.w_n/F_{REF}<1$) for the stable operation and relation between bandwidth and lock time is expressed by log function.

  • PDF

Fast Locking FLL (Frequency Locked Loop) For High - speed Wireline Transceiver (고속 locking time을 갖는 Frequency Locked Loop(FLL))

  • Song, Min-Young;Lee, In-Ho;Kwak, Young-Ho;Kim, Chul-Woo
    • Proceedings of the IEEK Conference
    • /
    • 2006.06a
    • /
    • pp.509-510
    • /
    • 2006
  • FLL (Frequency Locked Loop) is the core block for high-speed transceiver. It incorporates a PLL for fine locking action, and a coarse controller for coarse locking action. A coarse controller compares frequencies coarsely and is applied to detected frequency difference directly. Compare to conventional FLL, frequency is applied to proposed FLL. Proposed FLL in this paper achieves only 5 cycles for coarse lock and total frequency locking time is 5 times faster than conventional FLL. Thus, proposed FLL is more useful to Ethernet transceiver application that requires high-speed data transfer than conventional FLL. Proposed FLL is based on $0.18{\mu}m$ process.

  • PDF

Welding analysis with linear solid-shell element (선형 Solid-shell 을 이용한 용접해석)

  • Choi, Kang-Hyouk;Kim, Ju-Wan;Im, Se-Young
    • Proceedings of the KSME Conference
    • /
    • 2004.04a
    • /
    • pp.728-732
    • /
    • 2004
  • In the FE analysis of sheet metal forming, efficient results can be obtained by using shell elements rather than using solid elements. However, shell elements have some limitations to describe three-dimensional material laws. In the recent years, solid-shell element, which has only translational degree of freedom like solid element, has been presented. The assumed nature strain (ANS) and enhanced assumed strain (EAS) methods can be used to remove several solid-shell locking problems. In this paper, ANS method was used for diminish transverse shear locking and EAS method for thickness locking. Using the element, the steel pipe making process from flat plate analyzed effectively, which is including bending and welding.

  • PDF

A design and fabrication of active phased array antenna for beam scanning using injection-locking coupled oscillators (Injection-Locking Coupled Oscillators를 이용한 빔 주사 용 능동 위상배열안테나의 설계 및 제작)

  • 이두한;김교헌;홍의석
    • The Journal of Korean Institute of Communications and Information Sciences
    • /
    • v.22 no.8
    • /
    • pp.1622-1631
    • /
    • 1997
  • A 3-stages Active Microstrip Phased Array Antenn(AMPAA) is implemented using Injection-Locking Coupled Oscillators(ILCO). The AMPAA is a beam scanning active antenna with capability of electrical scanning by frequency varation of ILCO. The synchronization of resonance frequencies in array elements is occured by ILCO, and the ILCO amplifies the injection signal and functions as a phase shifter. The microstrip ptch is operated as a radiation element. The unilateral amplifier is a mutual coupling element of AMPAA, eliminates the reverse locking signal and controls the locking bandwidth of ILCO. The possibility of Monolithic Microwave Integrated Circuits(MMIC) of T/R module is proposed by simplified and integrated fabrication process of AMPAA. The 0.75.$lambda_{0}$ is fixed for a mutual coupling space to wide the scanning angle and minimize the multi-mode. The AMPAA has beam scanning angle of 31.4.deg., HPBW(Half Power Beam Widths) of 26.deg., directive gain of 13.64dB and side lobe of -16.5dB were measured, respectively.

  • PDF

Multi-version Locking Scheme for Flash Memory Devices (플래시 메모리 기기를 위한 다중 버전 잠금 기법)

  • Byun, Si-Woo
    • Proceedings of the KIEE Conference
    • /
    • 2005.05a
    • /
    • pp.191-193
    • /
    • 2005
  • Flash memories are one of best media to support portable computer's storages. However, we need to improve traditional data management scheme due to the relatively slow characteristics of flash operation as compared to RAM memory. In order to achieve this goal, we devise a new scheme called Flash Two Phase Locking (F2PL) scheme for efficient data processing. F2PL improves transaction performance by allowing multi version reads and efficiently handling slow flash write/erase operation in lock management process.

  • PDF