• Title/Summary/Keyword: Latchup

Search Result 20, Processing Time 0.041 seconds

Latchup characteristics of BL/BILLI retrograde twin well CMOS with MeV ion implanted Bored Layer (MeV 이온주입에 의한 매입층을 갖는 BILLI retrograde well과 latchup 특성)

  • Kim, Jong-Kwan;Kim, In-Soo;Kim, Young-Ho;Shin, Sang-Woo;Sung, Yung-Kwon
    • Proceedings of the KIEE Conference
    • /
    • 1997.07d
    • /
    • pp.1270-1273
    • /
    • 1997
  • We have investigated the latchup characteristics of BL/BILLI retrograde twin well CMOS that has the high energy ion implanted buried layer to intend for more improvement of latchup compare to conventional retrograde well and BILLI structures. We explored the dependence of various latchup characteristics such as n+ trigger latchup and p+ trigger latchup on the buried layer implant doses. We show various DC latchup characteristics that allow us to evaluate each technology and suggest guidelines for the reduction of latchup susceptibility.

  • PDF

An Experimental Analysis for a High Pulse Radiation Induced Latchup Conformation (고준위 펄스방사선에 의한 전자소자 Latchup의 발생시험 및 분석)

  • Lee, Nam-Ho;Hwang, Young-Gwan;Jeong, Sang-Hun;Kim, Jong-Yeol
    • Journal of the Korea Institute of Information and Communication Engineering
    • /
    • v.18 no.12
    • /
    • pp.3079-3084
    • /
    • 2014
  • When an integrated circuit device is burned out under high-intense radiation and device-level simulation that usually requires manufacturer's proprietary information is not available, experimental conformation of a failure mechanism is often the only choice. To distinguish Latchup from other causes experimentally, a new combination of multiple techniques have been developed and demonstrated. Power supply circumvention, hot-spot monitoring using an infrared camera, and supply current monitoring techniques were implemented for the conformation of the Latchup.

Latchup Immunity Simulation of CMOS Well for Ion Implantation Process Simulation Conditions (CMOS Well의 Ion Implantation 공정조건에 따른 Latchup 면역성 모의실험)

  • Kim, J.K.;Yi, J.W.;Kim, Y.H.;Kim, T.H.;Sung, Y.K.
    • Proceedings of the KIEE Conference
    • /
    • 1996.07c
    • /
    • pp.1553-1555
    • /
    • 1996
  • This paper deals with latchup effect in CMOS retrograde well, focusing on their dependence on I/I energy conditions, so we derived some latchup characteristics from simulation for different I/I conditions on implantation energies which were used in process simulation. From these results, we could understand the dependency of CMOS retrograde well latchup on I/I energy condition.

  • PDF

Simulation for Dose-Rate Latchup by Transient Radiation Pulse in CMOS Device (CMOS 소자에서 과도방사선펄스에 의한 Dose-Rate Latchup 모의실험)

  • Lee, Hyun-Jin;Lee, Nam-Ho;Hwang, Young-Gwan
    • Proceedings of the IEEK Conference
    • /
    • 2008.06a
    • /
    • pp.1185-1186
    • /
    • 2008
  • A nuclear explosion emits a transient radiation pulse like gamma rays. Gamma rays have a high energy and cause unexpected effects in semiconductor devices. These effects are mainly referred to dose-rate latcup and dose-rate upset. By transient radiation pulse in CMOS devices, dose-rate latchup is simulated in this paper.

  • PDF

Latchup Characteristics of N-Type SCR Device for ESD Protection (정전기 보호를 위한 n형 SCR 소자의 래치업 특성)

  • Seo, Y.J.;Kim, K.H.;Lee, W.S.
    • Proceedings of the KIEE Conference
    • /
    • 2006.07c
    • /
    • pp.1372-1373
    • /
    • 2006
  • An electrostatic discharge (ESD) protection device, so called, N-type SCR with P-type MOSFET pass structure (NSCR_PPS), was analyzed for high voltage I/O applications. A conventional NSCR_PPS device shows typical SCR-like characteristics with extremely low snapback holding voltage, which may cause latchup problem during normal operation. However, a modified NSCR_PPS device with proper junction/channel engineering demonstrates highly latchup immune current- voltage characteristics.

  • PDF

A Study on the TCAD Simulation to Predict the Latchup Immunity of High Energy Ion Implanted CMOS Twin Well Structures (고 에너지 이온 주입된 CMOS 쌍 우물 구조의 레치업 면역성 예측을 위한 TCAD 모의실험 연구)

  • 송한정;김종민;곽계달
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.13 no.2
    • /
    • pp.106-113
    • /
    • 2000
  • This study describes how a properly calibrated simulation method could be used to investigate the latchup immunity characteristics among the various high energy ion implanted CMOS twin well (retro-grade/BILLI/BL) structures. To obtain the accurate quantitative simulation analysis of retrograde well, a global tuning procedure and a set of grid specifications for simulation accuracy and computational efficiency are carried out. The latchup characteristics of BILLI and BL structures are well predicted by applying a calibrated simulation method for retrograde well. By exploring the potential contour, current flow lines, and electron/hole current densities at the holding condition, we have observed that the holding voltage of BL structure is more sensitive to the well design rule (p+to well edge space /n +to well edge space) than to the retrograde well itself.

  • PDF

Design of a Latchup-Free ESD Power Clamp for Smart Power ICs

  • Park, Jae-Young;Kim, Dong-Jun;Park, Sang-Gyu
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.8 no.3
    • /
    • pp.227-231
    • /
    • 2008
  • A latchup-free design based on the lateral diffused MOS (LDMOS) adopting the "Darlington" approaches was designed. The use of Darlington configuration as the trigger circuit results in the reduction of the size of the circuit when compared to the conventional inverter driven RC-triggered MOSFET ESD power clamp circuits. The proposed clamp was fabricated using a $0.35{\mu}m$ 60V BCD (Bipolar CMOS DMOS) process and the performance of the proposed clamp was successfully verified by TLP (Transmission Line Pulsing) measurements.

A Novel Inserted Trench Cathode IGBT Device with High Latching Current (높은 latch-up 전류특성을 갖는 트랜치 캐소드 삽입형 IGBT)

  • 조병섭;곽계달
    • Journal of the Korean Institute of Telematics and Electronics A
    • /
    • v.30A no.7
    • /
    • pp.32-37
    • /
    • 1993
  • A novel insulated gate bipolar transister (IGBT), called insulated trench cathode IGBT (ISTC-IGBT), is proposed. ISTC-IGBT has a trenched well with the shallow P$^{+}$ juction in the conventional IGBT structure. The proposed structure has the capability of effectively suppressing the parasitic thyristor latchup. The holding current of ISTC-IGBT is about 2.2 times greater than that of the conventional IGBT. Detailed analysis of the latchup characteristics of ISTC-IGBT is performed by using the two-dimensional device simulator, PISCES-II B.

  • PDF

Characteristics of N-Type Extended Drain Silicon Controlled Rectifier ESD Protection Device (NED-SCR 정전기보호소자의 특성)

  • Seo, Y.J.;Kim, K.H.;Lee, W.S.
    • Proceedings of the KIEE Conference
    • /
    • 2006.07c
    • /
    • pp.1370-1371
    • /
    • 2006
  • An electrostatic discharge (ESD) protection device, so called, N-type extended drain silicon controlled rectifier (NEDSCR) device, was analyzed for high voltage I/O applications. A conventional NEDSCR device shows typical SCR-like characteristics with extremely low snapback holding voltage. This may cause latchup problem during normal operation. However, a modified NEDSCR device with proper junction / channel engineering demonstrates itself with both the excellent ESD protection performance and the high latchup immunity.

  • PDF

Improvements of Extended Drain NMOS (EDNMOS) Device for Electrostatic Discharge (ESD) Protection of High Voltage Operating LDI Chip (고전압용 LDI 칩의 정전기 보호를 위한 EDNMOS 소자의 특성 개선)

  • Yang, Jun-Won;Seo, Yong-Jin
    • Journal of Satellite, Information and Communications
    • /
    • v.7 no.2
    • /
    • pp.18-24
    • /
    • 2012
  • High current behaviors of the extended drain n-type metal-oxide-semiconductor field effects transistor (EDNMOSFET) for electrostatic discharge (ESD) protection of high voltage operating LDI (LCD Driver IC) chip are analyzed. Both the transmission line pulse (TLP) data and the thermal incorporated 2-dimensional simulation analysis demonstrate a characteristic double snapback phenomenon after triggering of biploar junction transistor (BJT) operation. Also, background doping concentration (BDC) is proven to be a critical factor to affect the high current behavior of the EDNMOS devices. The EDNMOS device with low BDC suffers from strong snapback in the high current region, which results in poor ESD protection performance and high latchup risk. However, the strong snapback can be avoided in the EDNMOS device with high BDC. This implies that both the good ESD protection performance and the latchup immunity can be realized in terms of the EDNMOS by properly controlling its BDC.