• 제목/요약/키워드: Gate Dielectric Film

검색결과 253건 처리시간 0.033초

High performance of ZnO thin film transistors using $SiN_x$ and organic PVP gate dielectrics

  • Kim, Young-Woong;Park, In-Sung;Kim, Young-Bae;Choi, Duck-Kyun
    • 한국결정성장학회지
    • /
    • 제17권5호
    • /
    • pp.187-191
    • /
    • 2007
  • The device performance of ZnO-thin film transistors(ZnO-TFTs) with gate dielectrics of $SiO_2,\;SiN_x$ and Polyvinylphenol(PVP) having a bottom gate configuration were investigated. ZnO-TFTs can induce high device performance with low intrinsic carrier concentration of ZnO only by controlling gas flow rates without additional doping or annealing processes. The field effect mobility and on/off ratio of ZnO-TFTs with $SiN_x$ were $20.2cm^2V^{-1}s^{-1}\;and\;5{\times}10^6$ respectively which is higher than those previously reported. The device adoptable values of the mobility of $1.37cm^2V^{-1}s^{-1}$ and the on/off ratio of $6{\times}10^3$ were evaluated from the device with organic PVP dielectric.

Ferroelectric Gate Field Effect Transistor용 $Sr_2(Nb,Ta)_2O_7$박막 ($Sr_2(Nb,Ta)_2O_7$ Thin Films for Ferroelectric Gate Field Effect Transistor.)

  • 김창영;우동찬;이희영;이원재
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 1998년도 추계학술대회 논문집
    • /
    • pp.335-338
    • /
    • 1998
  • Ferroelectric Sr$_2$(Nb,Ta)$_2$O$_{7}$ (SNTO) thin films were prepared by chemical solution deposition processes. SNTO thin films were spin-coated on Pt/Ti/SiO$_2$/(100)Si substrates. After multiple coating, dried thin films were heat-treated for decomposition of residual organics and crystallization. B site-rich impurity phase, i.e. [Sr(Nb,Ta)$_2$O$_{6}$], was found after annealing, where its appearance was dependent on process temperature indicating the possible reaction with substrate. Dielectric and other relevant electrical properties were measured and the results showed a little possibility in ferroelectric gate random access memory devices.s.s.

  • PDF

Electrical Characteristics of Organic TFTs Using ODPA-ODA and 6FDA-ODA Polyimide Gate Insulators

  • Lee, Min-Woo;Pyo, Sang-Woo;Jung, Lae-Young;Shim, Jae-Hoon;Sohn, Byoung-Chung;Kim, Young-Kwan
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 한국정보디스플레이학회 2002년도 International Meeting on Information Display
    • /
    • pp.770-772
    • /
    • 2002
  • A new dry-processing method of organic gate dielectric film in field-effect transistors (FETs) was proposed. The method use vapor deposition polymerization (VDP) that is continuous and low temperature process. It has the advantages of shadow mask patterning and dry processing in flexible low-cost large area applications. Here, 80 nm-thick Al as a gate electrode was evaporated through shadow mask. Gate insulators used two different polyimides. The one material was 4,4'-oxydiphtahlic anhydride (ODPA) and 4,4'-oxydianiline (ODA). Another was 2,2-bis(3,4-dicarboxyphenyl) Hexafluoropropane Dianhydride (6FDA) and 4,4' -oxydianiline (ODA). These were co-deposited by high-vaccum thermal-evapora and cured at 150 $^{\circ}C$ for 1 hour, respectively. Pentacene as a semiconductor and 100 nm-thick Au as a source and drain electrode were evaporated through shadow mask.

  • PDF

Effects of nano silver contents on screen printed-etched gate electrodes and electrical characteristics of OTFTs

  • Lee, Mi-Young;Park, Ji-Eun;Song, Chung-Kun
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 한국정보디스플레이학회 2009년도 9th International Meeting on Information Display
    • /
    • pp.917-919
    • /
    • 2009
  • Effects of nano-silver contents(15~50wt%) on screen printed-etched gate electrodes and electrical characteristics of OTFTs were investigated. As Ag contents increased, the screen-printed film was transferred exactly without spreading and obtained the densely-packed layer with a stable and excellent conductivity but, its thickness was increased and surface became rougher. It was found that the leakage current of MIM devices and off-state currents of OTFTs became larger due to poor step coverage of PVP dielectric layer on the thick and rough gate electrodes for nano-Ag inks with Ag contents more than 30wt%.

  • PDF

RF Sputtering 공정 법을 이용해 증착한 Te 기반 박막 및 박막 트랜지스터의 공정 변수에 따른 전기적 특성 평가 (Effect of Working Pressure Conditions during Sputtering on the Electrical Performance in Te Thin-Film Transistors)

  • 이규리;김현석
    • 한국전기전자재료학회논문지
    • /
    • 제35권2호
    • /
    • pp.190-193
    • /
    • 2022
  • In this work, the effect of sputtering working pressure for the tellurium film and its thin-film transistor was investigated. The transfer characteristics of tellurium thin-film transistors were improved by increasing the working pressure during sputtering process. As increasing working pressure, physical and optical properties of Te films such as crystallinity, transmittance, and surface roughness were improved. Therefore, the improved transfer characteristics of Te thin-film transistors may originate from both improved interface properties between the silicon oxide gate dielectric layer and the tellurium active layer with an improved quality of Te film. In conclusion, the control of working pressure during sputtering would be important for obtaining high-performance tellurium-based thin film transistor

$ZrO_2$ 게이트 절연막을 이용한 산화물 박막 트랜지스터의 전기적 특성 (Electrical properties of oxide thin film transistor with $ZrO_2$ gate dielectrics)

  • 푸락 천드러 데프낫;이재상;이상렬
    • 대한전기학회:학술대회논문집
    • /
    • 대한전기학회 2009년도 제40회 하계학술대회
    • /
    • pp.1334_1335
    • /
    • 2009
  • In this paper we have presented recent studies concerning the high performance oxide thin film transistor (TFT) with a-IGZO channel and $ZrO_2$ gate dielectrics. The a-IGZO TFT is fully fabricated at room-temperature without any thermal treatments. The $ZrO_2$ is one of the most promising high-k materials with high capacitance originated from the high dielectric constant. The a-IGZO TFT with $ZrO_2$ shows high performance exhibiting high field effect mobility of $39.82\;cm^2$/Vs and high on-current of 2.52 mA at 10V.

  • PDF

Study on the Stability of Organic Thin-Film Transistors Fabricated by Inserting a Polymeric Film as an Adhesion Layer

  • Hyung, Gun-Woo;Park, Il-Houng;Seo, Ji-Hoon;Seo, Ji-Hyun;Choi, Hak-Bum;Kim, Young-Kwan
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 한국정보디스플레이학회 2007년도 7th International Meeting on Information Display 제7권2호
    • /
    • pp.1348-1351
    • /
    • 2007
  • We demonstrated that the threshold voltage shift owing to a gate-bias stress is originated from the trapped charges at the interface between semiconductor layer and dielectric layer, and such drawback can be settled by applying long-term delay time to the gate electrode.

  • PDF

스크린 인쇄법에 의해 제작된 유기 박막 트랜지스터용 전극에 관한 연구 (A Study on Contacts for Organic thin-film transistors fabricated by Screen Printing Method)

  • 이미영;남수용
    • 한국정밀공학회:학술대회논문집
    • /
    • 한국정밀공학회 2006년도 춘계학술대회 논문집
    • /
    • pp.591-592
    • /
    • 2006
  • We studied about the manufacture of the drain-source contacts for OTFTs(organic thin-film transistors) by using screen printing method. The conductive fillers used Ag and carbon black. The conductive contacts with $100{\mu}m$ of channel length were screen printed on a silicon dioxide gate dielectric layer and, the pentacene semiconductor was deposited via vacuum deposition. As a result of studying various conductive pastes, we could obtain the OTFTs which exhibited field-effect behavior over arrange of drain-source and gate voltages, similar to devices employing deposited Au contacts. By using screen-printing with conductive paste, the contacts are processed at low temperature, thereby facilitating their integration with heat sensitive substrates.

  • PDF

Low-Temperature Poly-Si TFT Charge Trap Flash Memory with Sputtered ONO and Schottky Junctions

  • An, Ho-Myoung;Kim, Jooyeon
    • Transactions on Electrical and Electronic Materials
    • /
    • 제16권4호
    • /
    • pp.187-189
    • /
    • 2015
  • A charge-trap flash (CTF) thin film transistor (TFT) memory is proposed at a low-temperature process (≤ 450℃). The memory cell consists of a sputtered oxide-nitride-oxide (ONO) gate dielectric and Schottky barrier (SB) source/drain (S/D) junctions using nickel silicide. These components enable the ultra-low-temperature process to be successfully achieved with the ONO gate stacks that have a substrate temperature of room temperature and S/D junctions that have an annealing temperature of 200℃. The silicidation process was optimized by measuring the electrical characteristics of the Ni-silicided Schottky diodes. As a result, the Ion/Ioff current ratio is about 1.4×105 and the subthreshold swing and field effect mobility are 0.42 V/dec and 14 cm2/V·s at a drain voltage of −1 V, respectively.

Electrical Properties of Bottom-Contact Organic Thin-Film-Transistors with Double Polymer Gate Dielectric Layers

  • Hyung, Gun-Woo;Park, Il-Houng;Choi, Hak-Bum;Hwang, Sun-Wook;Kim, Young-Kwan
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 2008년도 하계학술대회 논문집 Vol.9
    • /
    • pp.264-264
    • /
    • 2008
  • We fabricated a pentacene thin-film transistor with a Polymer/$SiO_2$ Double Gate Dielectrics and obtained a device with better electrical characteristics. This device was found to have a field-effect mobility of $0.04cm^2$/Vs, a threshold voltage of -2V, an subthreshold slope of 1.3 V/decade, and an on/off current ratio of $10^7$.

  • PDF