• Title/Summary/Keyword: GATE OPERATION

Search Result 820, Processing Time 0.025 seconds

Dilated convolution and gated linear unit based sound event detection and tagging algorithm using weak label (약한 레이블을 이용한 확장 합성곱 신경망과 게이트 선형 유닛 기반 음향 이벤트 검출 및 태깅 알고리즘)

  • Park, Chungho;Kim, Donghyun;Ko, Hanseok
    • The Journal of the Acoustical Society of Korea
    • /
    • v.39 no.5
    • /
    • pp.414-423
    • /
    • 2020
  • In this paper, we propose a Dilated Convolution Gate Linear Unit (DCGLU) to mitigate the lack of sparsity and small receptive field problems caused by the segmentation map extraction process in sound event detection with weak labels. In the advent of deep learning framework, segmentation map extraction approaches have shown improved performance in noisy environments. However, these methods are forced to maintain the size of the feature map to extract the segmentation map as the model would be constructed without a pooling operation. As a result, the performance of these methods is deteriorated with a lack of sparsity and a small receptive field. To mitigate these problems, we utilize GLU to control the flow of information and Dilated Convolutional Neural Networks (DCNNs) to increase the receptive field without additional learning parameters. For the performance evaluation, we employ a URBAN-SED and self-organized bird sound dataset. The relevant experiments show that our proposed DCGLU model outperforms over other baselines. In particular, our method is shown to exhibit robustness against nature sound noises with three Signal to Noise Ratio (SNR) levels (20 dB, 10 dB and 0 dB).

A NEW High Efficiency Soft-Switching Three-Phase PWM Rectifier (새로운 고효율 소프트 스위칭 3상 PWM 정류기)

  • Mun Sang-Pil;Suh Ki-Young;Lee Hyun-Woo;Kwon Soon-Kurl
    • Journal of the Institute of Electronics Engineers of Korea SC
    • /
    • v.42 no.2 s.302
    • /
    • pp.49-58
    • /
    • 2005
  • A new soft switching three-phase PWM rectifier with simple circuit configuration and high efficiency has been developed. The proposed circuit is a kind of the auxiliary resonant commutated Pole(ARCP)converter The conventional ARCP converter requires three-auxiliary reactors and six-auxiliary switches for the soft switching auxiliary circuit and for these switching elements, a gate drive circuit and a control circuit are required, resulting in high part as a disadvantage. In the main circuit proposed in this paper, the auxiliary soft switching circuit is composed of two-auxiliary reactors, two-auxiliary switches and several diodes. In addition, common use of the PWM control circuit for two-switches will make the control circuit of the auxiliary switches simple. By means of function of the soft switching auxiliary circuit, the main switching element performs zero voltage switching operation and the auxiliary switches perform the zero current switching. In this paper, the circuit configuration and the operational analysis of the proposed circuit are described at first and then, experimental results will be reported. By using a prototype with 5[kW] capacity, the conversion efficiency of maximum $98.8[\%]$ and the power factor of $99[\%]$ or higher were obtained.

A Design of 4×4 Block Parallel Interpolation Motion Compensation Architecture for 4K UHD H.264/AVC Decoder (4K UHD급 H.264/AVC 복호화기를 위한 4×4 블록 병렬 보간 움직임보상기 아키텍처 설계)

  • Lee, Kyung-Ho;Kong, Jin-Hyeung
    • Journal of the Institute of Electronics and Information Engineers
    • /
    • v.50 no.5
    • /
    • pp.102-111
    • /
    • 2013
  • In this paper, we proposed a $4{\times}4$ block parallel architecture of interpolation for high-performance H.264/AVC Motion Compensation in 4K UHD($3840{\times}2160$) video real time processing. To improve throughput, we design $4{\times}4$ block parallel interpolation. For supplying the $9{\times}9$ reference data for interpolation, we design 2D cache buffer which consists of the $9{\times}9$ memory arrays. We minimize redundant storage of the reference pixel by applying the Search Area Stripe Reuse scheme(SASR), and implement high-speed plane interpolator with 3-stage pipeline(Horizontal Vertical 1/2 interpolation, Diagonal 1/2 interpolation, 1/4 interpolation). The proposed architecture was simulated in 0.13um standard cell library. The maximum operation frequency is 150MHz. The gate count is 161Kgates. The proposed H.264/AVC Motion Compensation can support 4K UHD at 72 frames per second by running at 150MHz.

A Design of AES-based WiBro Security Processor (AES 기반 와이브로 보안 프로세서 설계)

  • Kim, Jong-Hwan;Shin, Kyung-Wook
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.44 no.7 s.361
    • /
    • pp.71-80
    • /
    • 2007
  • This paper describes an efficient hardware design of WiBro security processor (WBSec) supporting for the security sub-layer of WiBro wireless internet system. The WBSec processor, which is based on AES (Advanced Encryption Standard) block cipher algorithm, performs data oncryption/decryption, authentication/integrity, and key encryption/decryption for packet data protection of wireless network. It carries out the modes of ECB, CTR, CBC, CCM and key wrap/unwrap with two AES cores working in parallel. In order to achieve an area-efficient implementation, two design techniques are considered; First, round transformation block within AES core is designed using a shared structure for encryption/decryption. Secondly, SubByte/InvSubByte blocks that require the largest hardware in AES core are implemented using field transformation technique. It results that the gate count of WBSec is reduced by about 25% compared with conventional LUT (Look-Up Table)-based design. The WBSec processor designed in Verilog-HDL has about 22,350 gates, and the estimated throughput is about 16-Mbps at key wrap mode and maximum 213-Mbps at CCM mode, thus it can be used for hardware design of WiBro security system.

Operational Reliability Improvement of Power Converter by Improving the Inrush Current Limiter (돌입전류 제한회로 개선을 통한 전원변환장치 운용신뢰성 향상)

  • Yoon, Jae-Bok;Ryu, Seo-Hyeon
    • Journal of the Korea Academia-Industrial cooperation Society
    • /
    • v.17 no.10
    • /
    • pp.719-724
    • /
    • 2016
  • This paper describes the performance improvement of an inrush current limiter to prevent damage or malfunctions in power converters due to the inrush current. When the power converter of military radar is operated, the circuit breaker of the power converter is often activated because the overcurrent flows through the circuit breaker of the power converter. Therefore, this study performed a cause analysis of the problem, which is a larger current flow than the intended current(250A). The operation principle of an inrush current limiter and SCR (Silicon Controlled Rectifier) used in the inrush current limiter was analyzed. As a result, the overcurrent flow through the circuit breaker was found to be due to dv/dt triggering of SCR. Based on cause analysis, this paper proposes a technique by adding the resistor in front of the SCR to prevent an unnecessary inrush current. Finally, the effectiveness of the improvement was verified by measuring the output current in the inrush current limiter. The power converter equipped with the improved inrush current limiter operated for more than 1 year without the circuit breaker of the power converter being activated.

Design of an Embedded Flash IP for USB Type-C Applications (USB Type-C 응용을 위한 Embedded Flash IP 설계)

  • Kim, Young-Hee;Lee, Da-Sol;Jin, Hongzhou;Lee, Do-Gyu;Ha, Pan-Bong
    • The Journal of Korea Institute of Information, Electronics, and Communication Technology
    • /
    • v.12 no.3
    • /
    • pp.312-320
    • /
    • 2019
  • In this paper, we design a 512Kb eFlash IP using 110nm eFlash cells. We proposed eFlash core circuit such as row driver circuit (CG/SL driver circuit), write BL driver circuit (write BL switch circuit and PBL switch select circuit), read BL switch circuit, and read BL S/A circuit which satisfy eFlash cell program, erase and read operation. In addition, instead of using a cross-coupled NMOS transistor as a conventional unit charge pump circuit, we propose a circuit boosting the gate of the 12V NMOS precharging transistor whose body is GND, so that the precharging node of the VPP unit charge pump is normally precharged to the voltage of VIN and thus the pumping current is increased in the VPP (boosted voltage) voltage generator circuit supplying the VPP voltage of 9.5V in the program mode and that of 11.5V in the erase mode. A 12V native NMOS pumping capacitor with a bigger pumping current and a smaller layout area than a PMOS pumping capacitor was used as the pumping capacitor. On the other hand, the layout area of the 512Kb eFlash memory IP designed based on the 110nm eFlash process is $933.22{\mu}m{\times}925{\mu}m(=0.8632mm^2)$.

Changes in sedimentary structure and elemental composition in the Nakdong Estuary, Korea (낙동강 하구역 퇴적구조 및 원소조성 변화에 관한 연구)

  • Kim, Yunji;Kang, Jeongwon;Park, Seonyoung
    • Journal of Wetlands Research
    • /
    • v.23 no.3
    • /
    • pp.213-223
    • /
    • 2021
  • To understand the sedimentary environment of Scirpus planiculmis habitat (Myeongji and Eulsuk tidal flats) in the Nakdong Estuary, this study analyzed the statistical parameters (sorting, skewness, and kurtosis) of grain size data and the major (Al, Fe, Mn, Mg, Ca, Na, K, Ti, and P), minor (Li, Sc, V, Cr, Co, Ni, Cu, Zn, Sr, Zr, Cs, Pb, Th, and U), and rare earth elements (REEs) in sediment cores. For Myeongji, the sediment structure of the upper part of the cores was poorly sorted, more finely skewed, and more leptokurtic due to construction of the West gate. By contrast, the Eulsuk cores all differed due to the contrasting floodgate operation patterns of the West and East gates. The linear discriminate function (LDF) results corresponded to the statistical parameters for grain size. At the Eulsuk tidal flat (sites ES05 and ES11), elemental distributions were representative of Al-, Fe- and Ca-associated profiles, in which the elements are largely controlled by the accumulation of their host minerals (such as Na- and K-aluminosilicate and ferromagnesium silicate) and heavy detrital minerals at the sites. Detrital minerals including the aluminosilicates are major factors in the elemental compositions at ES05, diluting the REE contents. However, clay minerals and Fe-oxyhydroxides, as well as REE-enriched heavy minerals, appeared to be controlling factors of the elemental composition at ES11. Therefore, the mineral fractionation process is important in determining the elemental composition during sedimentation, which reflects the depositional condition of riverine-saline water mixing at both sites.

A Scalable Montgomery Modular Multiplier (확장 가능형 몽고메리 모듈러 곱셈기)

  • Choi, Jun-Baek;Shin, Kyung-Wook
    • Journal of IKEEE
    • /
    • v.25 no.4
    • /
    • pp.625-633
    • /
    • 2021
  • This paper describes a scalable architecture for flexible hardware implementation of Montgomery modular multiplication. Our scalable modular multiplier architecture, which is based on a one-dimensional array of processing elements (PEs), performs word parallel operation and allows us to adjust computational performance and hardware complexity depending on the number of PEs used, NPE. Based on the proposed architecture, we designed a scalable Montgomery modular multiplier (sMM) core supporting eight field sizes defined in SEC2. Synthesized with 180-nm CMOS cell library, our sMM core was implemented with 38,317 gate equivalents (GEs) and 139,390 GEs for NPE=1 and NPE=8, respectively. When operating with a 100 MHz clock, it was evaluated that 256-bit modular multiplications of 0.57 million times/sec for NPE=1 and 3.5 million times/sec for NPE=8 can be computed. Our sMM core has the advantage of enabling an optimized implementation by determining the number of PEs to be used in consideration of computational performance and hardware resources required in application fields, and it can be used as an IP (intellectual property) in scalable hardware design of elliptic curve cryptography (ECC).

Development of The Safe Driving Reward System for Truck Digital Tachograph using Hyperledger Fabric (하이퍼레저 패브릭을 이용한 화물차 디지털 운행기록 단말기의 안전운행 보상시스템 구현)

  • Kim, Yong-bae;Back, Juyong;Kim, Jongweon
    • Journal of Internet Computing and Services
    • /
    • v.23 no.3
    • /
    • pp.47-56
    • /
    • 2022
  • The safe driving reward system aims to reduce the loss of life and property by reducing the occurrence of accidents by motivating safe driving and encouraging active participation by providing direct reward to vehicle drivers who have performed safe driving. In the case of the existing digital tachograph, the goal is to limit dangerous driving by recording the driving status of the vehicle whereas the safe driving reward system is a support measure to increase the effect of accident prevention and induces safe driving with financial reward when safe driving is performed. In other words, in an area where accidents due to speeding are high, direct reward is provided to motivate safe driving to prevent traffic accidents when safe driving instructions such as speed compliance, maintaining distance between vehicles, and driving in designated lanes are performed. Since these safe operation data and reward histories must be managed transparently and safely, the reward evidences and histories were constructed using the closed blockchain Hyperledger Fabric. However, while transparency and safety are guaranteed in the blockchain system, low data processing speed is a problem. In this study, the sequential block generation speed was as low as 10 TPS(transaction per second), and as a result of applying the acceleration function a high-performance network of 1,000 TPS or more was implemented.

Evaluation of significant pollutant sources affecting water quality of the Geum River using principal component analysis (주성분분석(PCA) 방법을 이용한 금강 수질의 주요 오염원 영향 평가)

  • Legesse, Natnael Shiferaw;Kim, Jaeyoung;Seo, Dongil
    • Journal of Korea Water Resources Association
    • /
    • v.55 no.8
    • /
    • pp.577-588
    • /
    • 2022
  • This study aims to identify the limiting nutrient for algal growth in the Geum River and the significant pollutant sources from the tributaries affecting the water quality and to provide a management alternative for an improvement of water quality. An eight-year of daily data (2013~2020) were collected from the Water Environment Information System (water.nier.go.kr) and Water Resources Management Information System (wamis.go.kr). 14 water quality variables were analyzed at five water quality monitoring stations in the Geum River (WQ1-WQ5). In the Geum River, the water quality variables, especially Chl-a vary greatly in downstream of the river. In the open weir gate operation, TP (total phosphorus) and water temperature greatly influence the growth of algae in downstream of the river. A correlation analysis was used to identify the relationship between variables and investigate the factor affecting algal growth in the Geum River. At the downstream station (WQ5), TP and Temp have shown a strong correlation with Chl-a, indicating they significantly influence the algal bloom. The principal component analysis (PCA) was applied to identify and prioritize the major pollutant sources of the two major tributaries of the river, Gab-cheon and Miho-cheon. PCA identifies three major pollutant sources for Gab-cheon and Miho-cheon, respectively. For Gab-cheon, wastewater treatment plant, urban, and agricultural pollutions pollution are identified as significant pollutant sources. For Miho-cheon, agricultural, urban, and forest land are identified as major pollutant sources. PCA seems to be effective in identifying water pollutant sources for the Geum River and its tributaries in detail and thus can be used to develop water quality management strategies.