• Title/Summary/Keyword: Deuterium annealing

Search Result 15, Processing Time 0.023 seconds

Effect of High Pressure Deuterium post-annealing Annealing on the Electrical and Reliability properties of 80nm DRAM (80nm DRAM의 고압중수소 열처리에 따른 전기적 신뢰성 특성 영향)

  • Chang, Hyo-Sik;Cho, Kyoon;Suh, Jai-Bum;Hong, Sung-Joo;Jang, Man;Hwang, Hyun-Sang
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2008.11a
    • /
    • pp.117-118
    • /
    • 2008
  • High-pressure deuterium annealing process is proposed and investigated for enhanced electrical and reliability properties of 512Mb DDR2 DRAM without increase in process complexity. High pressure deuterium annealing (HPDA) introduced during post metal anneal (PMA) improves not only DRAM performance but also reliability characteristics of MOSFET. Compared with a control sample annealed in a conventional forming gas, additional annealing in a high pressure deuterium ambient at $400^{\circ}C$ for 30 min decreased G1DL current and junction leakage. The improvements can be explained by deuterium incorporation at $SiO_2$/Si substrate interface near isolation trench edge.

  • PDF

Reliability Analysis for Deuterium Incorporated Gate Oxide Film through Negative-bias Temperature Instability and Hot-carrier Injection (Negative-bias Temperature Instability 및 Hot-carrier Injection을 통한 중수소 주입된 게이트 산화막의 신뢰성 분석)

  • Lee, Jae-Sung
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.21 no.8
    • /
    • pp.687-694
    • /
    • 2008
  • This paper is focused on the improvement of MOS device reliability related to deuterium process. The injection of deuterium into the gate oxide film was achieved through two kind of method, high-pressure annealing and low-energy implantation at the back-end of line, for the purpose of the passivation of dangling bonds at $SiO_2/Si$ interface. Experimental results are presented for the degradation of 3-nm-thick gate oxide ($SiO_2$) under both negative-bias temperature instability (NBTI) and hot-carrier injection (HCI) stresses using P and NMOSFETs. Annealing process was rather difficult to control the concentration of deuterium. Because when the concentration of deuterium is redundant in gate oxide excess traps are generated and degrades the performance, we found annealing process did not show the improved characteristics in device reliability, compared to conventional process. However, deuterium ion implantation at the back-end process was effective method for the fabrication of the deuterated gate oxide. Device parameter variations under the electrical stresses depend on the deuterium concentration and are improved by low-energy deuterium implantation, compared to conventional process. Our result suggests the novel method to incorporate deuterium in the MOS structure for the reliability.

Deuterium Ion Implantation for The Suppression of Defect Generation in Gate Oxide of MOSFET (MOSFET 게이트 산화막내 결함 생성 억제를 위한 효과적인 중수소 이온 주입)

  • Lee, Jae-Sung;Do, Seung-Woo;Lee, Yong-Hyun
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.45 no.7
    • /
    • pp.23-31
    • /
    • 2008
  • Experiment results are presented for gate oxide degradation under the constant voltage stress conditions using MOSFETs with 3-nm-thick gate oxides that are treated by deuterium gas. Two kinds of methods, annealing and implantation, are suggested for the effective deuterium incorporation. Annealing process was rather difficult to control the concentration of deuterium. Because the excess deuterium in gate oxide could be a precursor for the wear-out of gate oxide film, we found annealing process did not show improved characteristics in device reliability, compared to conventional process. However, deuterium implantation at the back-end process was effective method for the deuterated gate oxide. Device parameter variations as well as the gate leakage current depend on the deuterium concentration and are improved by low-energy deuterium implantation, compared to those of conventional process. Especially, we found that PMOSFET experienced the high voltage stress shows a giant isotope effect. This is likely because the reaction between "hot" hole and deuterium is involved in the generation of oxide trap.

Improvement of Gate Dielectric Characteristics in MOS Capacitor by Deuterium-ion Implantation Process (중수소 이온 주입에 의한 MOS 커패시터의 게이트 산화막 절연 특성 개선)

  • Seo, Young-Ho;Do, Seung-Woo;Lee, Yong-Hyun;Lee, Jae-Sung
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.24 no.8
    • /
    • pp.609-615
    • /
    • 2011
  • This paper is studied for the improvement of the characteristics of gate oxide with 3-nm-thick gate oxide by deuterium ion implantation methode. Deuterium ions were implanted to account for the topography of the overlaying layers and placing the D peak at the top of gate oxide. A short anneal at forming gas to nitrogen was performed to remove the damage of D-implantation. We simulated the deuterium ion implantation to find the optimum condition by SRIM (stopping and range of ions in matter) tool. We got the optimum condition by the results of simulation. We compare the electrical characteristics of the optimum condition with others terms. We also analyzed the electrical characteristics to change the annealing conditions after deuterium ion implantation. The results of the analysis, the breakdown time of the gate oxide was prolonged in the optimum condition. And a variety of annealing, we realized the dielectric property that annealing is good at longer time. However, the high temperature is bad because of thermal stress.

Enhancement of SiO2 Uniformity by High-Pressure Deuterium Annealing (고압 중수소 어닐링을 통한 SiO2 절연체의 균일성 개선)

  • Yong-Sik Kim;Dae-Han Jung;Hyo-Jun Park;Ju-Won Yeon;Tae-Hyun Kil;Jun-Young Park
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.37 no.2
    • /
    • pp.148-153
    • /
    • 2024
  • As complementary metal-oxide semiconductor (CMOS) is scaled down to achieve higher chip density, thin-film layers have been deposited iteratively. The poor film uniformity resulting from deposition or chemical mechanical planarization (CMP) significantly affects chip yield. Therefore, the development of novel fabrication processes to enhance film uniformity is required. In this context, high-pressure deuterium annealing (HPDA) is proposed to reduce the surface roughness resulting from the CMP. The HPDA is carried out in a diluted deuterium atmosphere to achieve cost-effectiveness while maintaining high pressure. To confirm the effectiveness of HPDA, time-of-flight secondary-ion mass spectrometry (ToF-SIMS) and atomic force microscopy (AFM) are employed. It is confirmed that the absorbed deuterium gas facilitates the diffusion of silicon atoms, thereby reducing surface roughness.

Improvement of Electrical Characteristics of MOSFETs Using High Pressure Deuterium Annealing (고압 중수소 열처리에 의한 MOSFETs의 특성 개선에 대한 연구)

  • Jung, Dae-Han;Ku, Ja-Yun;Wang, Dong-Hyun;Son, Young-Seo;Park, Jun-Young
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.35 no.3
    • /
    • pp.264-268
    • /
    • 2022
  • High pressure deuterium (HPD) annealing is an advancing technology for the fabrication of modern semiconductor devices. In this work, gate-enclosed FETs are fabricated on a silicon substrate as test vehicles. After a cycle for the HPD annealing, the device parameters such as threshold voltage (VTH), subthreshold swing (SS), on-state current (ION), off-state current (IOFF), and gate leakage (IG) were measured and compared depending on the HPD. The HPD annealing can passivate the dangling bonds at Si-SiO2 interfaces as well as eliminate the bulk trap in SiO2. It can be concluded that adding the HPD annealing as a fabrication process is very effective in improving device reliability, performance, and variability.

Fabrication of Enclosed-Layout Transistors (ELTs) Through Low-Temperature Deuterium Annealing and Their Electrical Characterizations (저온 중수소 어닐링을 활용한 Enclosed-Layout Transistors (ELTs) 소자의 제작 및 전기적 특성분석)

  • Dong-Hyun Wang;Dong-Ho Kim;Tae-Hyun Kil;Ji-Yeong Yeon;Yong-Sik Kim;Jun-Young Park
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.37 no.1
    • /
    • pp.43-47
    • /
    • 2024
  • The size of semiconductor devices has been scaled down to improve packing density and output performance. However, there is uncontrollable spreading of the dopants that comprise the well, punch-stop, and channel-stop when using high-temperature annealing processes, such as rapid thermal annealing (RTA). In this context, low-temperature deuterium annealing (LTDA) performed at a low temperature of 300℃ is proposed to reduce the thermal budget during CMOS fabrication. The LTDA effectively eliminates the interface trap in the gate dielectric layer, thereby improving the electrical characteristics of devices, such as threshold voltage (VTH), subthreshold swing (SS), on-state current (ION), and off-state current (IOFF). Moreover, the LTDA is perfectly compatible with CMOS processes.

Suppression of Gate Oxide Degradation for MOS Devices Using Deuterium Ion Implantation Method

  • Lee, Jae-Sung
    • Transactions on Electrical and Electronic Materials
    • /
    • v.13 no.4
    • /
    • pp.188-191
    • /
    • 2012
  • This paper introduces a new method regarding deuterium incorporation in the gate dielectric including deuterium implantation and post-annealing at the back-end-of-the process line. The control device and the deuterium furnace-annealed device were also prepared for comparison with the implanted device. It was observed that deuterium implantation at a light dose of $1{\times}10^{12}-1{\times}10^{14}/cm^2$ at 30 keV reduced hot-carrier injection (HCI) degradation and negative bias temperature instability (NBTI) within our device structure due to the reduction in oxide charge and interface trap. Deuterium implantation provides a possible solution to enhance the bulk and interface reliabilities of the gate oxide under the electrical stress.

Photo-response of Polysilicon-based Photodetector depending on Deuterium Incorporation Method (중수소 결합 형성 방법에 따른 다결정 실리콘 광검출기의 광반응 특성)

  • Lee, Jae-Sung
    • Journal of the Institute of Electronics and Information Engineers
    • /
    • v.52 no.11
    • /
    • pp.29-35
    • /
    • 2015
  • The photo-response characteristics of polysilicon based metal-semiconductor-metal (MSM) photodetector structure, depending on deuterium treatment method, was analyzed by means of the dark-current and the light-current measurements. Al/Ti bilayer was used as a Schottky metal. Our purpose is to incorporate the deuterium atoms into the absorption layer of undoped polysilicon, effectively, for the defect passivation. We have introduced two deuterium treatment methods, a furnace annealing and an ion implantation. In deuterium furnace annealing, deuterium bond was distributed around polysilicon surface where the light current flows. As for the ion implantation, even thought it was a convenient method to locate the deuterium inside the polysilicon film, it creates some damages around polysilicon surface. This deteriorated the photo-response in our photodetector structure.

Hydrogen-Related Gate Oxide Degradation Investigated by High-Pressure Deuterium Annealing (고압 중수소 열처리 효과에 의해 조사된 수소 결합 관련 박막 게이트 산화막의 열화)

  • 이재성
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.41 no.11
    • /
    • pp.7-13
    • /
    • 2004
  • Experimental results are presented for the degradation of 3 nm-thick gate oxide under -2.5V $\leq$ V$_{g}$ $\leq$-4.0V stress and 10$0^{\circ}C$ conditions using P and NMOSFETs that are annealed with hydrogen or deuterium gas at high-pressure (5 atm). The degradation mechanisms are highly dependent on stress conditions. For low gate voltage, hole-trapping is found to dominate the reliability of gate oxide both in P and NMOSFETs. With increasing gate voltage to V$_{g}$ =-4.0V, the degradation becomes dominated by electron-trapping in NMOSFETs, however, the generation rate of "hot" hole was very low, because most of tunneling electrons experienced the phonon scattering before impact ionization at the Si interface. Statistical parameter variations as well as the gate leakage current depend on and are improved by high-pressure deuterium annealing, compared to corresponding hydrogen annealing. We therefore suggest that deuterium is effective in suppressing the generation of traps within the gate oxide. Our results therefore prove that hydrogen related processes are at the origin of the investigated oxide degradation.gradation.