• 제목/요약/키워드: Clock resolution

검색결과 118건 처리시간 0.166초

Real-Time Color Gamut Mapping Method Based on the Three-Dimensional Reduced Resolution Look-Up Table (해상도 절감 3차원 룩업 테이블을 이용한 실시간 색역폭 매핑 방법)

  • 한동일
    • Journal of the Institute of Electronics Engineers of Korea SP
    • /
    • 제41권5호
    • /
    • pp.225-233
    • /
    • 2004
  • A novel real-time color gamut mapping method is described. The color gamut mapping method that is used for enhancing the color reproduction quality between PC monitor and printer devices is adopted for digital TV display quality enhancement. The high definition digital TV display devices operate at the clock speed of around 70MHz ~ 150MHz and permit several nano seconds for real-time gamut mapping. Thus, the concept of three-dimensional reduced resolution look-up table is introduced for real-time processing. The required hardware can be greatly reduced by look-up table resolution adjustment. The proposed hardware architecture is successfully implemented in FPGA and ASIC and also successfully adopted in digital TV display quality enhancement purposes.

A 6bit 800MSample/s A/D Converter Design for Hard Disk Drive Read Channel (하드디스크 드라이브 읽기 채널용 6bit 800MSample/s 아날로그/디지털 변환기의 설계)

  • 정대영;장흥석;신경민;정강민
    • Proceedings of the IEEK Conference
    • /
    • 대한전자공학회 2000년도 추계종합학술대회 논문집(2)
    • /
    • pp.164-167
    • /
    • 2000
  • This paper introduces the design of high-speed analog-to-digital converter for hard disk drive (HDD) read channel. This is based on autozero technique for low-error rate, and Double Speed Dual ADC(DSDA) technique lot efficiently increasing the conversion speed of A/D converter. This An is designed by 6bit resolution, 800M sample/s maximum conversion rate, 390㎽ power dissipation, one clock cycle latency in 0.65 $\mu\textrm{m}$ CMOS technology.

  • PDF

A COMOS Oversampling Data Recovery Circuit With the Vernier Delay Generation Technique

  • Jun-Young Park
    • The Journal of Korean Institute of Communications and Information Sciences
    • /
    • 제25권10A호
    • /
    • pp.1590-1597
    • /
    • 2000
  • This paper describes a CMOS data recovery circuit using oversampling technique. Digital oversampling is done using a delay locked loop circuit locked to multiple clock periods. The delay locked loop circuit generates the vernier delay resolution less than the gate delay of the delay chain. The transition and non-transition counting algorithm for 4x oversampling was implemented for data recovery and verified through FPGA. The chip has been fabricated with 0.6um CMOS technology and measured results are presented.

  • PDF

Distance measurement using pulsed eye-safe laser (펄스형 eye-safe 레이저를 이용한 거리측정)

  • 유병헌;조성학;장원석;김재구;황경현;이동주
    • Proceedings of the Korean Society of Precision Engineering Conference
    • /
    • 한국정밀공학회 2004년도 추계학술대회 논문집
    • /
    • pp.106-109
    • /
    • 2004
  • In this project, we have developed the eye-safe LRF system of 1.54 ${\mu}{\textrm}{m}$ wavelength using OPO. The maximum measured distance was 3.7km in outdoor experiment. We used Nd:YAG (1064nm) as a laser medium. It was applied BBO to construct the system. We also developed a time-counter for the range finder using a method of TOF (time of flight). The counter-clock used at the time counter was 320MHz making resolution within $\pm$1m. Start and stop signals were detected by two channel systems using PIN and APD. The LRF's repetition rate was 4 times per minute. The energy was measured to be over 9mJ. And, pulse-duration was 23ns. Resolution was $\pm$2m at the distance measurement using a target.

  • PDF

A Capacitor Mismatch Error Cancelation Technique for High-Speed High-Resolution Pipeline ADC

  • Park, Cheonwi;Lee, Byung-Geun
    • IEIE Transactions on Smart Processing and Computing
    • /
    • 제3권4호
    • /
    • pp.161-166
    • /
    • 2014
  • An accurate gain-of-two amplifier, which successfully reduces the capacitor mismatch error is proposed. This amplifier has similar circuit complexity and linearity improvement to the capacitor error-averaging technique, but operates with two clock phases just like the conventional pipeline stage. This makes it suitable for high-speed, high-resolution analog-to-digital converters (ADCs). Two ADC architectures employing the proposed accurate gain-of-two amplifier are also presented. The simulation results show that the proposed ADCs can achieve 15-bit linearity with 8-bit capacitor matching.

Digital correction and calibration circuits for a high-resolution CMOS pipelined A/D converter (파이프라인 구조를 가진 고해상도 CMOS A/D 변환기를 위한 디지탈 교정 및 보정 회로)

  • 조준호;최희철;이승훈
    • Journal of the Korean Institute of Telematics and Electronics A
    • /
    • 제33A권6호
    • /
    • pp.230-238
    • /
    • 1996
  • In this paper, digital corrction and calibration circuit for a high-resolution CMOS pipelined A/D converter are proposed. The circuits were actually applied to a 12 -bit 4-stage pipelined A/D converter which was implemented in a 0.8${\mu}$m p-well CMOS process. The proposed digital correction logic is based on optimum multiplexer and two nonoverlapping clock phases resulting in a small die area snd a modular pipelined architecture. The propsoed digital calibration logic which consists of calibration control logic, error averaging logic, and memory can effectively perform self-calibration with little modifying analog functional bolcks of a conventional pipelined A/D conveter.

  • PDF

A Design of Low Power, High Resolution Extended-Counting A/D Converter with Small Chip Area (적은 면적을 갖는 저전력, 고해상도 확장 개수 A/D 변환기 설계)

  • 김정열;임신일
    • Proceedings of the IEEK Conference
    • /
    • 대한전자공학회 2002년도 하계종합학술대회 논문집(5)
    • /
    • pp.47-50
    • /
    • 2002
  • An extended-counting analog to digital converter (ADC) is designed to have a high resolution(14bit) with low power consumption and small dia area. First order sigma-delta modulator with a simple counter for incremental operation eliminates the need of big decimation filter in conventional sigma-delta type ADC. To improve the accuracy and linearity, extended mode of successive approximation is followed. For 14-bit conversion operation, total 263 clocks(1 clock for reset, 256 clocks for incremental operation and extended 6 clocks for successive approximation operation) are needed with the sampling rate of 10 Ms/s This ADC is implemented in a 0.6um standard CMOS technology with a die area of 1 mm ${\times}$ 0.75 mm.

  • PDF

A VLSI Implementation of Color Gamut Mapping Method for Real-Time Display Quality Enhancement

  • Han Dongil
    • Proceedings of the IEEK Conference
    • /
    • 대한전자공학회 2004년도 ICEIC The International Conference on Electronics Informations and Communications
    • /
    • pp.122-127
    • /
    • 2004
  • The color gamut mapping method that is used for enhancing the color reproduction quality between PC monitor and printer devices is adopted for display quality enhancement. The high definition display devices operate at the clock speed of around $70\;MHz\;\sim\;150\;MHz$ and permit several nano seconds for real-time processing. Thus, the concept of three-dimensional reduced resolution look-up table is used. The required hardware can be greatly reduced by look-up table resolution adjustment. The proposed hardware architecture is successfully implemented in ASIC and also successfully adopted in display quality enhancement purposes.

  • PDF

The Design of a high resolution 2-order Sigma-Delta modulator (고해상도 2차 Sigma-Delta 변조기의 설계)

  • Kim, Gyu-Hyun;Yang, Yil-Suk;Lee, Dae-Woo;Yu, Byoung-Gon;Kim, Jong-Dae
    • Proceedings of the KIEE Conference
    • /
    • 대한전기학회 2003년도 학술회의 논문집 정보 및 제어부문 B
    • /
    • pp.361-364
    • /
    • 2003
  • In this paper, a high-resolution multibit sigma-delta modulator implemented in a.0.35-um CMOS technology is introduced. This modulator consists of two switched capacitor integrators, 3-bits A/D converter, and 3-bits D/A converter For the verification of the internal function blocks, HSPICE simulator is used. This circuit is normally operated at 130 MHz clock and the total power dissapation is 70 mW.

  • PDF

Performance Expectation of Single Station PPP-RTK using Dual-frequency GPS Measurement in Korea

  • Ong, Junho;Park, Sul Gee;Park, Sang Hyun;Park, Chansik
    • Journal of Positioning, Navigation, and Timing
    • /
    • 제10권3호
    • /
    • pp.159-168
    • /
    • 2021
  • Precise Point Positioning-Real Time Kinematic (PPP-RTK) is an improved PPP method that provides the user receiver with satellite code and phase bias correction information in addition to the satellite orbit and clock, thus enabling single-receiver ambiguity resolution. Single station PPP-RTK concept is special case of PPP-RTK in that corrections are computed, instead of a network, by only one single GNSS receiver. This study is performed to experimentally verify the positioning accuracy performance of single baseline RTK level by a user who utilizes correction for a single station PPP-RTK using dual frequencies. As an experimental result, the horizontal and vertical 95% accuracy was 2.2 cm, 4.4 cm, respectively, which verify the same performance as the single baseline RTK.