A COMOS Oversampling Data Recovery Circuit With the Vernier Delay Generation Technique

  • Published : 2000.10.01

Abstract

This paper describes a CMOS data recovery circuit using oversampling technique. Digital oversampling is done using a delay locked loop circuit locked to multiple clock periods. The delay locked loop circuit generates the vernier delay resolution less than the gate delay of the delay chain. The transition and non-transition counting algorithm for 4x oversampling was implemented for data recovery and verified through FPGA. The chip has been fabricated with 0.6um CMOS technology and measured results are presented.

Keywords

References

  1. IEEE International Solid-State Circuit Conference A monolithic CMOS 10MHz DPLL for Burst-Mode Data Retiming J. Sonntag;R. Leonowich
  2. IEEE Journal of Solid State Circuits A novel CMOS Digital Clock and Data Decoder M. Bazes;R. Ashuri
  3. IEEE Journal of Solid State Circuits A 30-MHz Hybrid Analog/Digital Clock Recovery Circuit in 2um CMOS B. Kim;D. N. Helman;P. R. Gray
  4. IEEE Journal of Solid State Circuits v.32 no.11 A Semi-Digital DLL with Unlimited Phase Shift Capability and 0.08-400MHz Operating Range S. Sidiropolous;M. Horowitz
  5. IEEE ISSCC Low-Jitter and Process-Independent DLL and PLL Based on Self-Biased Technique J. G. Maneatis
  6. IEICE Transactions on Fundamentals of Electronics, Communications and Computer Science v.E82-A no.6 Performance Analysis of Over-sampling Data Recovery Circuit J. Kang
  7. IEEE Journal of Solid State Circuits A 0.5um CMOS 4.0Gbps Serial Link Transceiver with Data Recovery using oversampling C. Yang;R. Farjad-Rad;M. Horowitz
  8. Electronic Letters Ultra fast clock recovery for optical packet switched networks T. Fong;M. Cerisola;R. Hofmeister;L. Kazovsky
  9. CICC 1.16GHz Dual-Modulus 1.2um CMOS Prescaler R. Rogenmoser
  10. IEEE Journal of Solid State Circuits A CMOS High Speed Data Recovery Circuit using Matched Delay Sampling Technique J. Kang;W. Liu;R. K. Cavin