• Title/Summary/Keyword: Bias Temperature Instability

Search Result 39, Processing Time 0.024 seconds

Design of a new adaptive circuit to compensate for aging effects of nanometer digital circuits (나노미터 디지털회로의 노화효과를 보상하기위한 새로운 적응형 회로 설계)

  • Kim, Kyung Ki
    • Journal of Korea Society of Industrial Information Systems
    • /
    • v.18 no.6
    • /
    • pp.25-30
    • /
    • 2013
  • In nanoscale MOSFET technology, aging effects such as Negative Bias Temperature Instability(NBTI), Hot carrier Injection(HCI), Time Dependent Dielectric Breakdown (TDDB) and so on which affect circuit reliability can lead to severe degradation of digital circuit performance. Therefore, this paper has proposed the adaptive compensation circuit to overcome the aging effects of digital circuits. The proposed circuit deploys a power gating structure with variable power switch width and variable forward body-biasing voltage in order to adaptively compensate for aging induced performance degradation, and has been designed in 45nm technology.

Degradation of Ultra-thin SiO2 film Incorporated with Hydrogen or Deuterium Bonds during Electrical Stress (수소 및 중수소가 포함된 실리콘 산화막의 전기적 스트레스에 의한 열화특성)

  • Lee, Jae-sung;Back, Jong-mu;Jung, Young-chul;Do, Seung-woo;Lee, Yong-hyun
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.18 no.11
    • /
    • pp.996-1000
    • /
    • 2005
  • Experimental results are presented for the degradation of 3 nm-thick gate oxide $(SiO_2)$ under both Negative-bias Temperature Instability (NBTI) and Hot-carrier-induced (HCI) stresses using P and NMOSFETS, The devices are annealed with hydrogen or deuterium gas at high-pressure $(1\~5\;atm.)$ to introduce higher concentration in the gate oxide. Both interface trap and oxide bulk trap are found to dominate the reliability of gate oxide during electrical stress. The degradation mechanism depends on the condition of electrical stress that could change the location of damage area in the gate oxide. It was found the trap generation in the gate oxide film is mainly related to the breakage of Si-H bonds in the interface or the bulk area. We suggest that deuterium bonds in $SiO_2$ film are effective in suppressing the generation of traps related to the energetic hot carriers.

Dependency of the Device Characteristics on Plasma Nitrided Oxide for Nano-scale PMOSFET (Nano-scale PMOSFET에서 Plasma Nitrided Oixde에 대한 소자 특성의 의존성)

  • Han, In-Shik;Ji, Hee-Hwan;Goo, Tae-Gyu;You, Ook-Sang;Choi, Won-Ho;Park, Sung-Hyung;Lee, Heui-Seung;Kang, Young-Seok;Kim, Dae-Byung;Lee, Hi-Deok
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.20 no.7
    • /
    • pp.569-574
    • /
    • 2007
  • In this paper, the reliability (NBTI degradation: ${\Delta}V_{th}$) and device characteristic of nano-scale PMOSFET with plasma nitrided oxide (PNO) is characterized in depth by comparing those with thermally nitrided oxide (TNO). PNO case shows the reduction of gate leakage current and interface state density compared to TNO with no change of the $I_{D.sat}\;vs.\;I_{OFF}$ characteristics. Gate oxide capacitance (Cox) of PNO is larger than TNO and it increases as the N concentration increases in PNO. PNO also shows the improvement of NBTI characteristics because the nitrogen peak layer is located near the $Poly/SiO_2$ interface. However, if the nitrogen concentration in PNO oxide increases, threshold voltage degradation $({\Delta}V_{th})$ becomes more degraded by NBT stress due to the enhanced generation of the fixed oxide charges.

The Characteristics Analysis of GIDL current due to the NBTI stress in High Speed p-MOSFET (고속용 p-MOSFET에서 NBTI 스트레스에 의한 GIDL 전류의 특성 분석)

  • Song, Jae-Ryul;Lee, Jong-Hyung;Han, Dae-Hyun;Lee, Yong-Jae
    • Journal of the Korea Institute of Information and Communication Engineering
    • /
    • v.13 no.2
    • /
    • pp.348-354
    • /
    • 2009
  • It has analyzed that the device degradation by NBTI (Negative Bias Temperature Instability) stress induced the increase of gate-induced-drain-leakage(GIDL) current for p-MOSFETs. It is shown that the degradation magnitude, as well as its time, temperature, and field dependence, is govern by interface traps density at the silicon/oxide interface. from the relation between the variation of threshold voltage and subthreshold slope, it has been found that the dominant mechanism for device degradation is the interface state generation. From the GIDL measurement results, we confined that the EHP generation in interface state due to NBTI stress led to the increase of GIDL current. Therefore, one should take care of the increased GIDL current after NBTI stress in the ultra-thin gate oxide device. Also, the simultaneous consideration of reliability characteristics and dc device performance is highly necessary in the stress engineering of nanoscale CMOSFETs.

A Study of the Influence of Short-Term Air-Sea Interaction on Precipitation over the Korean Peninsula Using Atmosphere-Ocean Coupled Model (기상-해양 접합모델을 이용한 단기간 대기-해양 상호작용이 한반도 강수에 미치는 영향 연구)

  • Han, Yong-Jae;Lee, Ho-Jae;Kim, Jin-Woo;Koo, Ja-Yong;Lee, Youn-Gyoun
    • Journal of the Korean earth science society
    • /
    • v.40 no.6
    • /
    • pp.584-598
    • /
    • 2019
  • In this study, the effects of air-sea interactions on precipitation over the Seoul-Gyeonggi region of the Korean Peninsula from 28 to 30 August 2018, were analyzed using a Regional atmosphere-ocean Coupled Model (RCM). In the RCM, a WRF (Weather Research Forecasts) was used as the atmosphere model whereas ROMS (Regional Oceanic Modeling System) was used as the ocean model. In a Regional Single atmosphere Model (RSM), only the WRF model was used. In addition, the sea surface temperature data of ECMWF Reanalysis Interim was used as low boundary data. Compared with the observational data, the RCM considering the effect of air-sea interaction represented that the spatial correlations were 0.6 and 0.84, respectively, for the precipitation and the Yellow Sea surface temperature in the Seoul-Gyeonggi area, which was higher than the RSM. whereas the mean bias error (MBE) was -2.32 and -0.62, respectively, which was lower than the RSM. The air-sea interaction effect, analyzed by equivalent potential temperature, SST, dynamic convergence fields, induced the change of SST in the Yellow Sea. In addition, the changed SST caused the difference in thermal instability and kinematic convergence in the lower atmosphere. The thermal instability and convergence over the Seoul-Gyeonggi region induced upward motion, and consequently, the precipitation in the RCM was similar to the spatial distribution of the observed data compared to the precipitation in the RSM. Although various case studies and climatic analyses are needed to clearly understand the effects of complex air-sea interaction, this study results provide evidence for the importance of the air-sea interaction in predicting precipitation in the Seoul-Gyeonggi region.

Header-Based Power Gating Structure Considering NBTI Aging Effect (NBTI 노화 효과를 고려한 헤더 기반의 파워게이팅 구조)

  • Kim, Kyung-Ki
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.49 no.2
    • /
    • pp.23-30
    • /
    • 2012
  • This paper proposes a novel adaptive header-based power gating structure to compensate for the performance loss and the increased wake-up time of the power gating structures induced by the negative bias temperature instability (NBTI) effect. The proposed structure consists of variable width footers based on the two-pass power gating and a new NBTI sensing circuit for an adaptive control. The simulation results of the proposed structure are compared to those of power gating without the adaptive control and show that both the circuit-delay and wake-up time dependence of the power gating structure on the NBTI stress is minimized with only 3% and 4% increase, respectively while keeping small leakage power and rush-current. In this paper, a 45 nm CMOS technology and predictive NBTI model have been used to implement the proposed circuits.

Improved Contact property in low temperature process via Ultrathin Al2O3 layer (Al2O3 층을 이용한 저온공정에서의 산화물 기반 트랜지스터 컨택 특성 향상)

  • Jeong, Seong-Hyeon;Sin, Dae-Yeong;Jo, Hyeong-Gyun
    • Proceedings of the Korean Institute of Surface Engineering Conference
    • /
    • 2018.06a
    • /
    • pp.55-55
    • /
    • 2018
  • Recently, amorphous oxides such as InGaZnO (IGZO) and InZnO (IZO) as a channel layer of an oxide TFT have been attracted by advantages such as high mobility, good uniformity, and high transparency. In order to apply such an amorphous oxide TFTs to a display, the stability in various environments must be ensured. In the InGaZnO which has been studied in the past, Ga elements act as a suppressor of oxygen vacancy and result in a decreased mobility at the same time. Previous studies have been showed that the InZnO, which does not contain Ga, can achieve high mobility, but has relatively poor stability under various instability environments. In this study, the TFTs using $IZO/Al_2O_3$ double layer structure were studied. The introduction of an $Al_2O_3$ interlayer between source/drain and channel causes superior electrical characteristics and electrical stability as well as reduced contact resistance with optimally perfect ohmic contact. For the IZO and $Al_2O_3$ bilayer structures, the IZO 30nm IZO channels were prepared at $Ar:O_2=30:1$ by sputtering and the $Al_2O_3$ interlayer were depostied with various thickness by ALD at $150^{\circ}C$. The optimal sample exhibits considerably good TFT performance with $V_{th}$ of -3.3V and field effect mobility of $19.25cm^2/Vs$, and reduced $V_{th}$ shift under positive bias stress stability, compared to conventional IZO TFT. The enhanced TFT performances are closely related to the nice ohmic contact properties coming from the defect passivation of the IZO surface inducing charge traps, and we will provide the detail mechanism and model via electrical analysis and transmission line method.

  • PDF

The Degradation Analysis of Characteristic Parameters by NBTI stress in p-MOS Transistor for High Speed (고속용 p-MOS 트랜지스터에서 NBTI 스트레스에 의한 특성 인자의 열화 분석)

  • Lee, Yong-Jae;Lee, Jong-Hyung;Han, Dae-Hyun
    • The Journal of Korean Institute of Communications and Information Sciences
    • /
    • v.35 no.1A
    • /
    • pp.80-86
    • /
    • 2010
  • This work has been measured and analyzed the device degradation of NBTI (Negative Bias Temperature Instability) stress induced the increase of gate-induced-drain-leakage(GIDL) current for p-MOS transistors of gate channel length 0.13 [${\mu}m$]. From the relation between the variation of threshold voltage and subthreshold slop by NBTI stress, it has been found that the dominant mechanism for device degradation is the interface state generation. From the GIDL measurement results, we confined that the EHP generation in interface state due to NBTI stress led to the increase of GIDL current. As a results, one should take care of the increased GIDL current after NBTI stress in the ultra-thin gate oxide device. Also, the simultaneous consideration of reliability characteristics and dc device performance is highly necessary in the stress parameters of nanoscale CMOS communication circuit design.

Analysis of Positive Bias Temperature Instability Characteristic for Nano-scale NMOSFETs with La-incorporated High-k/metal Gate Stacks (La이 혼입된 고유전체/메탈 게이트가 적용된 나노 스케일 NMOSFET에서의 PBTI 신뢰성의 특성 분석)

  • Kwon, Hyuk-Min;Han, In-Shik;Park, Sang-Uk;Bok, Jung-Deuk;Jung, Yi-Jung;Kwak, Ho-Young;Kwon, Sung-Kyu;Jang, Jae-Hyung;Go, Sung-Yong;Lee, Weon-Mook;Lee, Hi-Deok
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.24 no.3
    • /
    • pp.182-187
    • /
    • 2011
  • In this paper, PBTI characteristics of NMOSFETs with La incorporated HfSiON and HfON are compared in detail. The charge trapping model shows that threshold voltage shift (${\Delta}V_{\mathrm{T}}$) of NMOSFETs with HfLaON is greater than that of HfLaSiON. PBTI lifetime of HfLaSiON is also greater than that of HfLaON by about 2~3 orders of magnitude. Therefore, high charge trapping rate of HfLaON can be explained by higher trap density than HfLaSiON. The different de-trapping behavior under recovery stress can be explained by the stable energy for U-trap model, which is related to trap energy level at zero electric field in high-k dielectric. The trap energy level of two devices at zero electric field, which is extracted using Frenkel-poole emission model, is 1,658 eV for HfLaSiON and 1,730 eV for HfLaON, respectively. Moreover, the optical phonon energy of HfLaON extracted from the thermally activated gate current is greater than that of HfLaSiON.