Lateral Structure Transistor by Silicon Direct Bonding Technology

실리콘 직접접합 기술을 이용한 횡방향 구조 트랜지스터

  • 이정환 (영남대학교 대학원) ;
  • 서희돈 (영남대학교 전자정보공학부)
  • Published : 2000.07.01

Abstract

Present transistors which have vertical structure show increased parasitic capacitance characteristics in accordance with the increase of non-active base area and collector area, consequently have disadvantage for high speed switching performance. In this paper, a horizontal structure transistor which has minimized parasitic capacitance in virtue of SDB(Silicon Direct Bonding) wafer and oxide sidewall isolation utilizing silicon trench technology is presented. Its structural characteristics were designed by ATHENA(SUPREM4), the process simulator from SILVACO International, and its performance was proven by ATLAS, the device simulator from SILVACO International. The performance of the proposed horizontal structure transistor was certified through the VCE-lC characteristics curve, $h_{FE}$ -IC characteristics, and GP-plot.

Keywords