• 제목/요약/키워드: poly silicon

검색결과 511건 처리시간 0.031초

ANALYSIS OF THIN FILM POLYSILICON ON GLASS SYNTHESIZED BY MAGNETRON SPUTTERING

  • Min J. Jung;Yun M. Chung;Lee, Yong J.;Jeon G. Han
    • 한국표면공학회:학술대회논문집
    • /
    • 한국표면공학회 2001년도 추계학술발표회 초록집
    • /
    • pp.68-68
    • /
    • 2001
  • Thin films of polycrystalline silicon (poly-Si) is a promising material for use in large-area electronic devices. Especially, the poly-Si can be used in high resolution and integrated active-matrix liquid-crystal displays (AMLCDs) and active matrix organic light-emitting diodes (AMOLEDs) because of its high mobility compared to hydrogenated _amorphous silicon (a-Si:H). A number of techniques have been proposed during the past several years to achieve poly-Si on large-area glass substrate. However, the conventional method for fabrication of poly-Si could not apply for glass instead of wafer or quartz substrate. Because the conventional method, low pressure chemical vapor deposition (LPCVD) has a high deposition temperature ($600^{\circ}C-1000^{\circ}C$) and solid phase crystallization (SPC) has a high annealing temperature ($600^{\circ}C-700^{\circ}C$). And also these are required time-consuming processes, which are too long to prevent the thermal damage of corning glass such as bending and fracture. The deposition of silicon thin films on low-cost foreign substrates has recently become a major objective in the search for processes having energy consumption and reaching a better cost evaluation. Hence, combining inexpensive deposition techniques with the growth of crystalline silicon seems to be a straightforward way of ensuring reduced production costs of large-area electronic devices. We have deposited crystalline poly-Si thin films on soda -lime glass and SiOz glass substrate as deposited by PVD at low substrate temperature using high power, magnetron sputtering method. The epitaxial orientation, microstructual characteristics and surface properties of the films were analyzed by TEM, XRD, and AFM. For the electrical characterization of these films, its properties were obtained from the Hall effect measurement by the Van der Pauw measurement.

  • PDF

다결정 다공성 실리콘의 전계방출 특성 (Electron Emission From Porous Poly-Silicon Nano-Device for Flat Panel Display)

  • 이주원;김훈;이윤희;장진;주병권
    • 한국전기전자재료학회논문지
    • /
    • 제16권4호
    • /
    • pp.330-335
    • /
    • 2003
  • This paper reports the optimum structure of the vacuum packaged Porous poly-silicon Nano-Structured (PNS) emitter. The PNS layer was obtained by electrochemical etching process into polycrystalline silicon layer in a process controlled to anodizing condition. Current-voltage studies were carried out to optimize process condition of electron emission properties as a function of anodizing condition and top electrode thickness. Also, we measured in advance the electron emission properties as a function of substrate temperature because the vacuum packaged process was performed under the condition of high temperature ambient (430$^{\circ}C$). Auger Electron Spectrometer (AES) studies shows that Au as a top-electrode was diffused to PNS layer during temperature experiments. Thus, we optimized the thickness of top-electrode in order to make the vacuum package PNS emitter. As a result, the vacuum Packaged PNS emitter was successfully emitted by optimizing process.

SiC 열산화막의 Electrode형성조건에 따른 C-V특성 변화 (The variation of C-V characteristics of thermal oxide grown on SiC wafer with the electrode formation condition)

  • 강민정;방욱;송근호;김남균;김상철;서길수;김형우;김은동
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 2002년도 하계학술대회 논문집
    • /
    • pp.354-357
    • /
    • 2002
  • Thermally grown gate oxide on 4H-SiC wafer was investigated. The oxide layers were grown at l150$^{\circ}C$ varying the carrier gas and post activation annealing conditions. Capacitance-Voltage(C-V) characteristic curves were obtained and compared using various gate electrode such as Al, Ni and poly-Si. The interface trap density can be reduced by using post oxidation annealing process in Ar atmosphere. All of the samples which were not performed a post oxidation annealing process show negative oxide effective charge. The negative oxide effective charges may come from oxygen radical. After the post oxidation annealing, the oxygen radicals fixed and the effective oxide charge become positive. The effective oxide charge is negative even in the annealed sample when we use poly silicon gate. Poly silicon layer was dope by POCl$_3$ process. The oxide layer may be affected by P ions in poly silicon layer due to the high temperature of the POCl$_3$ doping process.

  • PDF

두경부 환자의 3D Printing을 이용한 Silicon Bolus의 유용성 (Usefulness of Silicon Bolus Using 3D Printing of Head and Neck Patients)

  • 권경태;이용기;원영진
    • 한국방사선학회논문지
    • /
    • 제13권7호
    • /
    • pp.909-916
    • /
    • 2019
  • 구강 및 두경부 암의 방사선치료 시 치료 범위에 피부를 포함하는 경우가 많으며 이때 볼루스의 사용이 빈번해진다. 특히 턱 부분의 요철로 인하여 환자의 적용 시 선량 불확실성을 제공한다. 본 연구에서는 3D Printing을 이용하여 Gel 볼루스와 Poly lactic acid(PLA), Silicon을 적용한 환자 맞춤형 볼루스를 제작하여 물성 특성을 확인하고, 제작된 볼루스와 치료계획의 불일치성을 확인하며, 실제 방사선 선량 전달시 발생하는 선량불확실성을 측정하였다. 그 결과 일반적인 요철 부위에는 PLA 재질의 볼루스가 안정적이며, 요철이 심하거나 환자의 체형이 자주 바뀔 수 있는 환자의 경우 Silicon 재질의 볼루스가 유용할 것으로 사료된다.

Poly-Silicon TFT's on Metal Foil Substrates for Flexible Displays

  • Hatalis, Miltiadis;Troccoli, M.;Chuang, T.;Jamshidi, A.;Reed, G.
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 한국정보디스플레이학회 2005년도 International Meeting on Information Displayvol.I
    • /
    • pp.692-696
    • /
    • 2005
  • In an attempt to fabricate all inclusive display systems we are presenting a study on several elements that would be used as building blocks for all-on-board integrated applications on stainless steel foils. These systems would include in the same substrate all or many of the components needed to drive a flat panel OLED display. We are reporting results on both digital and analog circuits on stainless steel foils. Shift registers running at speeds greater than 1.0MHz are shown as well as oscillators operating at over 40MHz. Pixel circuits for driving organic light emitting diodes are presented. The device technology of choice is that based on poly-silicon TFT technology as it has the potential of producing circuits with good performance and considerable cost savings over the established processes on quartz or glass substrates (amorphous Silicon a-Si:H or silicon on Insulator SOI).

  • PDF

감압화학증착의 이단계 성장으로 실리콘 기판 위에 증착한 in-situ 인 도핑 다결정 실리콘 박막의 미세구조 조절 (Manipulation of Microstructures of in-situ Phosphorus-Doped Poly Silicon Films deposited on Silicon Substrate Using Two Step Growth of Reduced Pressure Chemical Vapor Deposition)

  • 김홍승;심규환;이승윤;이정용;강진영
    • 한국전기전자재료학회논문지
    • /
    • 제13권2호
    • /
    • pp.95-100
    • /
    • 2000
  • For the well-controlled growing in-situ heavily phosphorus doped polycrystalline Si films directly on Si wafer by reduced pressure chemical vapor deposition, a study is made of the two step growth. When in-situ heavily phosphorus doped Si films were deposited directly on Si (100) wafer, crystal structure in the film is not unique, that is, the single crystal to polycrystalline phase transition occurs at a certain thickness. However, the well-controlled polycrtstalline Si films deposited by two step growth grew directly on Si wafers. Moreover, the two step growth, which employs crystallization of grew directly on Si wafers. Moreover, the two step growth which employs crystallization of amorphous silicon layer grown at low temperature, reveals crucial advantages in manipulating polycrystal structures of in-situ phosphorous doped silicon.

  • PDF

이중 금속 측면 결정화를 이용한 40$0^{\circ}C$ 다결정 실리콘 박막 트랜지서터 제작 및 그 특성에 관한 연구 (Fabrication and Characteristics of poly-Si thin film transistors by double-metal induced lteral crystallization at 40$0^{\circ}C$)

  • 이병일;정원철;김광호;안평수;신진욱;조승기
    • 전자공학회논문지D
    • /
    • 제34D권4호
    • /
    • pp.33-39
    • /
    • 1997
  • The crystallization temperature of an amorphous silicon (a-Si) can be lowered down to 400.deg. C by a new method : Double-metal induced lateral crystallization (DMILC). The a-Si film was laterally crystallized from Ni and Pd deposited area, and its lateral crystallization rate reaches up to 0.2.mu.m/hour at that temperature and depends on the overlap length of Ni and Pd films; the shorter the overlap length, the faster the rate. Poly-Silicon thin film transistors (poly-Si TFT's) fabricated by DMILC at 400.deg. C show a field effect mobility of 38.5cm$^{3}$/Vs, a minimum leakage current of 1pA/.mu.m, and a slope of 1.4V/dec. The overlap length does not affect the characteristics of the poly-Si TFT's, but determines the lateral crystallization rate.

  • PDF

저온에서 제작된 고분자 기판 위의 poly-si TFT 제조 및 특성 (Fabrication and characteristics of low temperature poly-Si thin film transistor using Polymer Substrates)

  • 강수희;김영훈;한진우;서대식;한정인
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 2006년도 학술대회 및 기술세미나 논문집 디스플레이 광소자
    • /
    • pp.62-63
    • /
    • 2006
  • In this paper, the characteristics of polycrystalline silicon thin-film transistors (poly-Si TFTs) fabricated on polymer substrates are investigated. The a-Si films was laser annealed by using a XeCl excimer laser and a four-mask-processed poly-Si TFT was fabricated with fully self-aligned top gate structure. The fabricated nMOS TFT showed field-effect mobility of $30cm2/V{\cdot}s$, on/off ratio of 105 and threshold voltage of 5 V.

  • PDF

엑시머 레이저를 이용한 저온 다결정 실리콘 박막 트랜지스터의 특성 (Characteristics of low temperature poly-Si thin film transistor using excimer laser annealing)

  • 강수희;김영훈;한진우;서대식;한정인
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 2006년도 하계학술대회 논문집 Vol.7
    • /
    • pp.430-431
    • /
    • 2006
  • This letter reports the fabrication of polycrystalline silicon thin-film transistors (poly-Si TFT) on flexible plastic substrates using amorphous silicon (a-Si) precursor films by sputter deposition. The a-Si films were deposited with mixture gas of argon and helium to minimize the argon incorporation into the film. The precursor films were then laser crystallized using XeCl excimer laser irradiation and a four-mask-processed poly-Si TFTs were fabricated with fully self-aligned top gate structure.

  • PDF

Performance of Thin Film Transistors Having an As-Deposited Polycrystalline Silicon Channel Layer

  • Hong, Wan-Shick;Cho, Hyun-Joon;Kim, Tae-Hwan;Lee, Kyung-Min
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 한국정보디스플레이학회 2007년도 7th International Meeting on Information Display 제7권2호
    • /
    • pp.1266-1269
    • /
    • 2007
  • Polycrystalline silicon (poly-Si) films were prepared directly on plastic substrates at a low (< $200^{\circ}C$) by using Catalytic Chemical Vapor Deposition (Cat-CVD) technique without subsequent annealing steps. Surface roughness of the poly-Si layer and the density of the gate dielectric layer were found to be influential to the TFT performance.

  • PDF