• 제목/요약/키워드: poly 3C-SiC

검색결과 200건 처리시간 0.035초

Photovoltaic Properties of Poly[(9,9-dioctylfluorenyl-2,7-vinylene )-co-{2-(3'-dimethyldodecylsilylphenyl)-1,4-phenylenevinylene}] for Electro-Active Devices

  • Jin Sung-Ho;Shim Jong-Min;Jung, Seung-Jin;Kim, Sung-Chul;Naidu B. Vijaya Kumar;Shin, Won-Suk;Gal Yeong-Soon;Lee, Jae-Wook;Kim, Ji-Hyeon;Lee, Jin-Kook
    • Macromolecular Research
    • /
    • 제14권5호
    • /
    • pp.524-529
    • /
    • 2006
  • New, thermally robust, arylenevinylene conjugated polymers, including poly(9,9-dioctylfluorenyl-2,7-vinylene) [poly(FV)] and poly[2-(3'-dimethyldodecylsilylphenyl)-1,4-phenylenevinylene] [poly(m-SiPhPV)], were synthesized and used for the fabrication of efficient photovoltaic cells. Bulk heterojunction photovoltaic cells fabricated by blending one of the polymers, [poly(FV)], [poly(m-SiPhPV)], and poly(FV-co-m-SiPhPV), with the fullerene derivative [6,6]-phenyl-$C_{61}$-butyric acid methyl ester (PCBM) were found to have a power conversion efficiency of up to 0.038%..

Mobility Determination of Thin Film a-Si:H and poly-Si

  • 정세민;최유신;이준신
    • 센서학회지
    • /
    • 제6권6호
    • /
    • pp.483-490
    • /
    • 1997
  • Thin film Si has been used in sensors, radiation detectors, and solar cells. The carrier mobility of thin film Si influences the device behavior through its frequency response or time response. Since poly-Si shows the higher mobility value, a-Si:H films on Mo substrate were subjected to various crystallization treatments. Consequently, we need to find an appropriate method in mobility measurement before and after the anneal treatment. This paper investigates the carrier mobility improvement with anneal treatments and summarizes the mobility measurement methods of the a-Si:H and poly-Si film. Various techniques were investigated for the mobility determination such as Hall mobility, HS, TOF, SCLC, TFT, and TCO method. We learned that TFT and TCO method are suitable for the mobility determination of a-Si:H and poly-Si film. The measured mobility was improved by $2{\sim}3$ orders after high temperature anneal above $700^{\circ}C$ and grain boundary passivation using an RF plasma rehydrogenation.

  • PDF

고상 결정화법을 위한 새로운 공정조건으로 제작된 다결정 Si 박막의 태양전지 특성 평가 (Evaluation of Solar Cell Properties of Poly-Si Thin Film Fabricated with Novel Process Conditions for Solid Phase Crystallization)

  • 권순용;정지현
    • 한국전기전자재료학회논문지
    • /
    • 제24권9호
    • /
    • pp.766-772
    • /
    • 2011
  • Amorphous Si (a-Si) thin films of $p^+/p^-/n^+$ were deposited on $Si_3N_4$/glass substrate by using a plasma enhanced chemical vapor deposition (PECVD) method. These films were annealed at various temperatures and for various times by using a rapid thermal process (RTP) equipment. This step was added before the main thermal treatment to make the nuclei in the a-Si thin film for reducing the process time of the crystallization. The main heat treatment for the crystallization was performed at the same condition of $600^{\circ}C$/18 h in conventional furnace. The open-circuit voltages ($V_{oc}$) were remained about 450 mV up to the nucleation condition of 16min in the nucleation RTP temperature of $680^{\circ}C$. It meat that the process time for the crystallization step could be reduced by adding the nucleation step without decreasing the electrical property of the thin film Si for the solar cell application.

Ultra low temperature polycrystalline silicon thin film transistor using sequential lateral solidification and atomic layer deposition techniques

  • Lee, J.H.;Kim, Y.H.;Sohn, C.Y.;Lim, J.W.;Chung, C.H.;Park, D.J.;Kim, D.W.;Song, Y.H.;Yun, S.J.;Kang, K.Y.
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 한국정보디스플레이학회 2004년도 Asia Display / IMID 04
    • /
    • pp.305-308
    • /
    • 2004
  • We present a novel process for the ultra low temperature (<150$^{\circ}C$) polycrystalline silicon (ULTPS) TFT for the flexible display applications on the plastic substrate. The sequential lateral solidification (SLS) was used for the crystallization of the amorphous silicon film deposited by rf magnetron sputtering, resulting in high mobility polycrystalline silicon (poly-Si) film. The gate dielectric was composed of thin $SiO_2$ formed by plasma oxidation and $Al_2O_3$ deposited by plasma enhanced atomic layer deposition. The breakdown field of gate dielectric on poly-Si film showed above 6.3 MV/cm. Laser activation reduced the source/drain resistance below 200 ${\Omega}$/ㅁ for n layer and 400 ${\Omega}$/ㅁ for p layer. The fabricated ULTPS TFT shows excellent performance with mobilities of 114 $cm^2$/Vs (nMOS) and 42 $cm^2$/Vs (pMOS), on/off current ratios of 4.20${\times}10^6$ (nMOS) and 5.7${\times}10^5$ (PMOS).

  • PDF

Electrical characteristics of SiC thin film charge trap memory with barrier engineered tunnel layer

  • Han, Dong-Seok;Lee, Dong-Uk;Lee, Hyo-Jun;Kim, Eun-Kyu;You, Hee-Wook;Cho, Won-Ju
    • 한국진공학회:학술대회논문집
    • /
    • 한국진공학회 2010년도 제39회 하계학술대회 초록집
    • /
    • pp.255-255
    • /
    • 2010
  • Recently, nonvolatile memories (NVM) of various types have been researched to improve the electrical performance such as program/erase voltages, speed and retention times. Also, the charge trap memory is a strong candidate to realize the ultra dense 20-nm scale NVM. Furthermore, the high charge efficiency and the thermal stability of SiC nanocrystals NVM with single $SiO_2$ tunnel barrier have been reported. [1-2] In this study, the SiC charge trap NVM was fabricated and electrical properties were characterized. The 100-nm thick Poly-Si layer was deposited to confined source/drain region by using low-pressure chemical vapor deposition (LP-CVD). After etching and lithography process for fabricate the gate region, the $Si_3N_4/SiO_2/Si_3N_4$ (NON) and $SiO_2/Si_3N_4/SiO_2$ (ONO) barrier engineered tunnel layer were deposited by using LP-CVD. The equivalent oxide thickness of NON and ONO tunnel layer are 5.2 nm and 5.6 nm, respectively. By using ultra-high vacuum magnetron sputtering with base pressure 3x10-10 Torr, the 2-nm SiC and 20-nm $SiO_2$ were successively deposited on ONO and NON tunnel layers. Finally, after deposited 200-nm thick Al layer, the source, drain and gate areas were defined by using reactive-ion etching and photolithography. The lengths of squire gate are $2\;{\mu}m$, $5\;{\mu}m$ and $10\;{\mu}m$. The electrical properties of devices were measured by using a HP 4156A precision semiconductor parameter analyzer, E4980A LCR capacitor meter and an Agilent 81104A pulse pattern generator system. The electrical characteristics such as the memory effect, program/erase speeds, operation voltages, and retention time of SiC charge trap memory device with barrier engineered tunnel layer will be discussed.

  • PDF

Laser crystallization of Si film for poly-Si thin film transistor on plastic substrates

  • Kwon, Jang-Yeon;Cho, Hans-S;Kim, Do-Young;Park, Kyung-Bae;Jung, Ji-Sim;Park, Young-Soo;Lee, Min-Chul;Han, Min-Koo;Noguchi, Takashi
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 한국정보디스플레이학회 2004년도 Asia Display / IMID 04
    • /
    • pp.957-961
    • /
    • 2004
  • In order to realize high performance thin film transistor (TFT) on plastic substrate, Si film was deposited on plastic substrate at 170$^{\circ}C$ by using inductivity coupled plasma chemical vapor deposition (ICPCVD). Hydrogen concentration in as-deposited Si film was 3.8% which is much lower than that in film prepared by using conventional plasma enhanced chemical vapor deposition (PECVD). Si film was deposited as micro crystalline phase rather than amorphous phase even at 170$^{\circ}C$ because of high density plasma. By step-by-step Excimer laser annealing, dehydrogenation and recrystallization of Si film were carried out simultaneously. With step-by-step annealing and optimization of underlayer structure, it has succeeded to achieve large grain size of 300nm by using ICPCVD. Base on these results, poly-Si TFT was fabricated on plastic substrate successfully, and it is sufficient to drive pixels of OLEDs, as well as LCDs.

  • PDF

Melt Copolymerization Reactions between 1,3-Bis(diethylamino)tetramethyldisiloxane and Aryldiol Derivatives

  • Jung, In-Kyung;Park, Young-Tae
    • Bulletin of the Korean Chemical Society
    • /
    • 제32권4호
    • /
    • pp.1303-1309
    • /
    • 2011
  • Melt copolymerization reactions of bis(diethylamino)tetramethyldisiloxane with several aryldiols were carried out to afford poly(carbotetramethyldisiloxane)s containing fluorescent aromatic chromophore groups in the polymer main chain: poly{oxy(4,4'-biphenylene)oxytetramethyldisiloxane}, poly{oxy(1,4-phenylene)oxytetramethyldisiloxane}, poly[oxy{(4,4'-isopropylidene)diphenylene}oxytetramethyldisiloxane], poly[oxy{(4,4'-hexafluoroisopropylidene)diphenylene}oxytetramethyldisiloxane], poly{oxy(2,6-naphthalene)oxytetramethyldisiloxane}, poly[oxy{4,4'-(9-fluorenylidene)diphenylene}oxytetramethyldisiloxane], poly{oxy(fluorene-9,9-dimethylene)oxytetramethyldisiloxane}, and poly[oxy{4,4'-(9-fluorenylidene)bis(2-phenoxyethylene)}oxytetramethyldisiloxane]. These materials are soluble in common organic solvents such as $CHCl_3$ and THF. The FTIR spectra of all the polymers exhibit the characteristic Si-O-C stretching frequencies at 1021-1082 $cm^{-1}$. In the THF solution, the polymeric materials show strong maximum absorption peaks at 215-311 nm, with strong maximum excitation peaks at 250-310 nm, and strong maximum fluorescence emission bands at 310-360 nm. TGA thermograms indicate that most of the polymers are stable up to $200^{\circ}C$ with a weight loss of less than 10% in nitrogen.

Direct deposition technique for poly-SiGe thin film achieving a mobility exceeding 20 $cm^2$/Vs with ~30 nm thick bottom-gate TFTs

  • Lim, Cheol-Hyun;Hoshino, Tatsuya;Hanna, Jun-Ichi
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 한국정보디스플레이학회 2009년도 9th International Meeting on Information Display
    • /
    • pp.1028-1031
    • /
    • 2009
  • High quality poly-SiGe thin films were prepared on 6-inch substrates using Reactive-thermal CVD with $Si_2H_6$ and $GeF_4$ around at $500^{\circ}C$ directly. Its thickness uniformity was ~ 3% on the entire substrate area. N-channel mobility of ~30 nm thick bottom-gate TFTs exceeded 20 $cm^2$/Vs without any further crystallization.

  • PDF

RF 스퍼터링법을 이용한 $LiNbO_3/Si$구조의 전기적 및 구조적 특성 (Electrical and Structural Properties of $LiNbO_3/Si$ Structure by RF Sputtering Method)

  • 이상우;김광호;이원종
    • 한국전기전자재료학회논문지
    • /
    • 제11권2호
    • /
    • pp.106-110
    • /
    • 1998
  • The $LiNbO_3$ thin films were prepared directly on Si(100) substrates by conventional RF magnetron spurttering system for nonvolatile memory applications. RTA(Rapid Thermal Annealing) treatment was performed for as-deposited films in an oxygen atmosphere at 600 $^{\circ}C$ for 60 s. The rapid thermal annealed films were changed to poly-crystalline ferroelectric nature from amorphous of as-deposition. The resistivity of the ferroelectric $LiNbO_3$ film was increased from a typical value of $1{\sim}2{\times}10^8{\Omega}{\cdot}cm$ before the annealing to about $1{\times}10^{13}{\Omega}{\cdot}cm$ at 500 kV/cm and reduced the interface state density of the $LiNbO_3/Si$ (100) interface to about $1{\times}10^{11}/cm^2{\cdot}eV$. Ferroelectric hysteresis measurements using a Sawyer-Tower circuit yielded remanent polarization ($P_r$) and coercive field ($E_c$) values of about 1.2 ${\mu}C/cm^2$ and 120 kV/cm, respectively.

  • PDF

Effects of annealing temperatures on the electrical properties of Metal-Ferroelectric-Insulator-Semiconductor(MFIS)structures with various insulators

  • Jeong, Shin-Woo;Kim, Kwi-Jung;Han, Dae-Hee;Jeon, Ho-Seoung;Im, Jong-Hyun;Park, Byung-Eun
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 2009년도 하계학술대회 논문집
    • /
    • pp.112-112
    • /
    • 2009
  • Temperature dependence of the ferroelectric properties of poly(vinylidefluoride-trifluoroethylene) copolymer thin films are studied with various insulators such as $SrTa_2O_6$ and $La_2O_3$. Thin films of poly(vinylidene fluoridetrifluoroethylene) 75/25 copolymer were prepared by chemical solution deposition on p-Si substrate. Capacitance-voltage (C-V) and current density (J-V) behavior of the Au/P(VDF-TrFE)/Insulator/p-Si structures were studied at ($150-200\;^{\circ}C$) and dielectric constant of the each insulators were measured to be about 15 at $850\;^{\circ}C$ for 10 minutes. Memory window width at 5 V bias the MFIS(metal-ferroelectric-insulator-semiconductor) structure with as deposited films was about 0.5 V at high temperature ($200\;^{\circ}C$). And the memory window width increased as voltage increased from 1 V to 5 V.

  • PDF