• 제목/요약/키워드: native silicon-oxide

검색결과 31건 처리시간 0.027초

자연 산화물 분산 촉진에 의한 실 시간 인 도핑 실리콘의 고품질 에피택셜 저온 성장 (High-Quality Epitaxial Low Temperature Growth of In Situ Phosphorus-Doped Si Films by Promotion Dispersion of Native Oxides)

  • 김홍승;심규환;이승윤;이정용;강진영
    • 한국전기전자재료학회논문지
    • /
    • 제13권2호
    • /
    • pp.125-130
    • /
    • 2000
  • Two step growth of reduced pressure chemical vapor eposition has been successfully developed to achieve in-situ phosphorus-doped silicon epilayers, and the characteristic evolution on their microstructures has been investigated using scanning electron microscopy, transmission electron microscopy, and secondary ion mass spectroscopy. The two step growth, which employs heavily in-situ P doped silicon buffer layer grown at low temperature, proposes crucial advantages in manipulating crystal structures of in-situ phosphorus doped silicon. In particular, our experimental results showed that with annealing of the heavily P doped silicon buffer layers, high-quality epitaxial silicon layers grew on it. the heavily doped phosphorus in buffer layers introduces into native oxide and plays an important role in promoting the dispersion of native oxides. Furthermore, the phosphorus doping concentration remains uniform depth distribution in high quality single crystalline Si films obtained by the two step growth.

  • PDF

UV-excited $F_2/H_2$를 이용한 실리콘 자연산화막 제거에 관한 연구 (A Study on the Removal of Native Oxide on a Silicon Surface Using UV-Excited $F_2/H_2$)

  • 최성호;최진식;김성일;구경완;천희곤
    • 대한전기학회:학술대회논문집
    • /
    • 대한전기학회 1997년도 하계학술대회 논문집 C
    • /
    • pp.1528-1530
    • /
    • 1997
  • As device size shrinks, contamination will increasingly affect the reliability and yield of device. Therefore, contaminants must be removed from the surfaces of Si wafers prior to each process. But it becomes out increasingly difficult to clean silicon surfaces with finer patterns by the conventional wet treatment because of the viscosity and surface tension of solutions. Hence, a damage less dry cleaning process is needed for the silicon surfaces. For the removal of Si native oxide by UV-enhanced dry cleaning. $F_2$ gas and $F_2/H_2$ mixed gas were applied. As a result of analysis, UV-enhnaced $F_2/H_2$ treatment is more suitable than UV-enhanced $F_2$ treatment for removal of native oxide on the surfaces of Si wafers.

  • PDF

Effect of surface roughness on the quality of silicon epitaxial film grown after UV-irradiated gas phase cleaning

  • Kwon, Sung-Ku;Kim, Du-Hyun
    • 한국결정성장학회지
    • /
    • 제9권5호
    • /
    • pp.504-509
    • /
    • 1999
  • In-situ cleaning and subsequent silicon epitaxial film growth were performed in a load-locked reactor equipped with Hg-grid UV lamp and PBN heater to obtain the smooth and contaminant-free underlying surface and develop low-temperature epitaxial film growth process. The removals of organic and native oxide were investigated using UV-excited $O_2$ and $NF_{3}/H_{2}$, and the effect of the surface condition was examined on the quality of silicon epitaxial film grown at temperature as low as $750^{\circ}C$. UV-excited gas phase cleaning was found to be effective in removing the organic and native oxide successfully providing a smooth surface with RMS roughness of 0.5$\AA$ at optimal condition. Crystalline quality of epitaxial film was determined by smoothness of cleaned surface and the presence of native oxide and impurity. Crystalline defects such as dislocation loops or voids due to the surface roughness were observed by XTEM.

  • PDF

Low Temperature Dissociation of SiOx by Gold

  • 이경재;양미현;쿠마르 요게쉬;임규욱;강태희;정석민
    • 한국진공학회:학술대회논문집
    • /
    • 한국진공학회 2013년도 제45회 하계 정기학술대회 초록집
    • /
    • pp.140.1-140.1
    • /
    • 2013
  • The native silicon-oxide (SiOx) layer at the metal/Silicon interface acts as an electrical resistance to the metal contact of devices. Various methods are proposed for removing this layer, such as sputtering before metal contact formation or high temperature annealing. We studied the chemical evolution of the Au/SiOx/Si system during the annealing at $500^{\circ}C$ using a spatially resolved photoelectron emission method. Scanning photoelectron emission microscopy (SPEM) and core level spectra from local area of the sample show the inhomogeneous oxidation and formation of silicide of Au, as well as valence band spectra reveals the role of Au atoms during the dissociation process of SiOx.

  • PDF

Buffered Oxide Etch 세정에 의한 다결정 실리콘 TFT의 전기적 특성 개선 (Improvement of the Electrical Characteristics of a Polysilicon TFT Using Buffered Oxide Etch Cleaning)

  • 남영묵;배성찬;최시영
    • 대한전자공학회논문지SD
    • /
    • 제41권8호
    • /
    • pp.31-36
    • /
    • 2004
  • 본 논문에서는 UV 처리와 BOE 세정을 이용하여 레이저 어닐링 전의 실리콘 표면에 자연 산화막을 제거하여 다결정 실리콘 TFT의 신뢰성을 향상시키는 방법을 제안하였다. 전처리 공정이 다결정 실리콘의 표면 거칠기에 미치는 영향을 AFM으로 측정하였으며, 다결정 실리콘 TFT의 전기적 특성인 스위칭 특성과 항복특성을 대형 유리기판의 위치와 전처리의 유무에 대해서 조사하였다.

Low temperature growth of carbon nanotube by plasma enhanced chemical vapor deposition (PECVD) using nickel catalyst

  • Ryu, Kyoung-Min;Kang, Mih-Yun;Kim, Yang-Do;Hyeongtag-Jeon
    • 한국마이크로전자및패키징학회:학술대회논문집
    • /
    • 한국마이크로전자및패키징학회 2000년도 Proceedings of 5th International Joint Symposium on Microeletronics and Packaging
    • /
    • pp.109-109
    • /
    • 2000
  • Recently, carbon nanotube has been investigating for field emission display ( (FED) applications due to its high electron emission at relatively low electric field. However, the growing of carbon nanotube generally requires relatively high temperature processing such as arc-discharge (5,000 ~ $20,000^{\circ}C$) and laser evaporation (4,000 ~ $5,000^{\circ}C$) methods. In this presentation, low temperature growing of carbon nanotube by plasma enhanced chemical vapor deposition (PECVD) using nickel catalyst which is compatible to conventional FED processing temperature will be described. Carbon n notubes with average length of 100 run and diameter of 2 ~ $3\mu$ill were successfully grown on silicon substrate with native oxide layer at $550^{\circ}C$using nickel catalyst. The morphology and microstructure of carbon nanotube was highly depended on the processing temperature and nickel layer thickness. No significant carbon nanotube growing was observed with samples deposited on silicon substrates without native oxide layer. This is believed due to the formation of nickel-silicide and this deteriorated the catalytic role of nickel. The formation of nickel-silicide was confirmed by x-ray analysis. The role of native oxide layer and processing parameter dependence on microstructure of low temperature grown carbon nanotube, characterized by SEM, TEM XRD and R없nan spectroscopy, will be presented.

  • PDF

졸겔 스핀 코팅에서 질산촉매가 티탄산연 박막의 물성에 미치는 영향 (The Effect of Nitric Acid Catalyst on the Properties of Lead Titanate Thin Films by Sol Gel Spin Coating)

  • 이전국;정형진;김종희
    • 한국세라믹학회지
    • /
    • 제28권11호
    • /
    • pp.859-864
    • /
    • 1991
  • High quality lead titanate thin films were fabricated by spin coating on a silicon substrate. The resulting dried gel layers were uniform in thickness through 2$\times$2 $\textrm{cm}^2$ area, and polycrystalline perovskite structures developed almost crack free with a heat treatment above 50$0^{\circ}C$ in films with thickness above 360 nm. Metastable pyrochlore structures were observed in films with thickness of 160 nm when heat treated at 500 and $600^{\circ}C$, but these structure did not appear in films with thickness of 360 nm. The thickness dependence in crystal structure of films was studied. by varying the substrate condition and analyzing the interface between the film and substrate. In native oxide films on silicon stbstrates, amorphous dried gel layers were heterogeneously nucleated. Metastable cubic pyrochlore structure could be crystallized in amorphous native oxide.

  • PDF

실리콘 기판 위에 제작된 나노 크기의 구조물을 가진 그루브 표면이 이방성 젖음에 미치는 영향 (Effects of Grooved Surface with Nano-ridges on Silicon Substrate on Anisotropic Wettability)

  • 이동기;조영학
    • 한국생산제조학회지
    • /
    • 제22권3_1spc호
    • /
    • pp.544-550
    • /
    • 2013
  • A grooved surface with anisotropic wettability was fabricated on a silicon substrate using photolithography, reactive ion etching, and a KOH etching process. The contact angles (CAs) of water droplets were measured and compared with the theoretical values in the Cassie state and Wenzel state. The experimental results showed that the contact area between a water droplet and a solid surface was important to determine the wettability of the water. The specimens with native oxide layers presented CAs ranging from $71.6^{\circ}$ to $86.4^{\circ}$. The droplets on the specimens with a native oxide layer could be in the Cassie state because they had relatively smooth surfaces. However, the CAs of the specimens with thick oxide layers ranged from $33.4^{\circ}$ to $59.1^{\circ}$. This indicated that the surface roughness for a specimen with a relatively thick oxide layer was higher, and the water droplet was in the Wenzel state. From the CA measurement results, it was observed that the wetting on the grooved surface was anisotropic for all of the specimens.

기계화학적 극미세 가공기술을 이용한 PDMS 복제몰딩 공정용 서브마이크로 몰드 제작에 관한 연구 (A Study on the Fabrication of Sub-Micro Mold for PDMS Replica Molding Process by Using Hyperfine Mechanochemical Machining Technique)

  • 윤성원;강충길
    • 한국정밀공학회:학술대회논문집
    • /
    • 한국정밀공학회 2004년도 추계학술대회 논문집
    • /
    • pp.351-354
    • /
    • 2004
  • This work presents a simple and cost-effective approach for maskless fabrication of positive-tone silicon master for the replica molding of hyperfine elastomeric channel. Positive-tone silicon masters were fabricated by a maskless fabrication technique using the combination of nanoscratch by Nanoindenter ⓡ XP and XOH wet etching. Grooves were machined on a silicon surface coated with native oxide by ductile-regime nanoscratch, and they were etched in a 20 wt% KOH solution. After the KOH etching process, positive-tone structures resulted because of the etch-mask effect of the amorphous oxide layer generated by nanoscratch. The size and shape of the positive-tone structures were controlled by varying the etching time (5, 15, 18, 20, 25, 30 min) and the normal loads (1, 5 mN) during nanoscratch. Moreover, the effects of the Berkovich tip alignment (0, 45$^{\circ}$) on the deformation behavior and etching characteristic of silicon material were investigated.

  • PDF

Improvement in Electrical Stability of poly-Si TFT Employing Vertical a-Si Offsets

  • Park, J.W.;Park, K.C.;Han, M.K.
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 한국정보디스플레이학회 2000년도 제1회 학술대회 논문집
    • /
    • pp.67-68
    • /
    • 2000
  • Polycrystalline silicon (poly-Si) thin film transistors (TFT's) employing vertical amorphous silicon (a-Si) offsets have been fabricated without additional photolithography processes. The a-Si offset has been formed utilizing the poly-Si grain growth blocking effect by thin native oxide film during the excimer laser recrystallization of a-Si. The ON current degradation of the new device after 4 hour's electrical stress was reduced by 5 times compared with conventional poly-Si TFT's.

  • PDF