• 제목/요약/키워드: low power transmitter

검색결과 184건 처리시간 0.028초

A Low-Power Low-Complexity Transmitter for FM-UWB Systems

  • Zhou, Bo;Wang, Jingchao
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • 제15권2호
    • /
    • pp.194-201
    • /
    • 2015
  • A frequency modulated ultra-wideband (FM-UWB) transmitter with a high-robust relaxation oscillator for subcarrier generation and a dual-path Ring VCO for RF FM is proposed, featuring low power and low complexity. A prototype 3.65-4.25 GHz FM-UWB transceiver employing the presented transmitter is fabricated in $0.18{\mu}m$ CMOS for short-range wireless data transmission. Experimental results show a bit error rate (BER) of $10^{-6}$ at a data rate of 12.5 kb/s with a communication distance of 60 cm is achieved and the power dissipation of 4.3 mW for the proposed transmitter is observed from a 1.8 V supply.

Polar Transmitter with Differential DSM Phase and Digital PWM Envelope

  • Zhou, Bo;Liu, Shuli
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • 제14권3호
    • /
    • pp.313-321
    • /
    • 2014
  • A low-power low-cost polar transmitter for EDGE is designed in $0.18{\mu}m$ CMOS. A differential delta-sigma modulator (DSM) tunes a three-terminal voltage-controlled oscillator (VCO) to perform RF phase modulation, where the VCO tuning curve is digitally pre-compensated for high linearity and the carrier frequency is calibrated by a dual-mode low-power frequency-locked loop (FLL). A digital intermediate-frequency (IF) pulse-width5 modulator (PWM) drives a complementary power-switch followed by an LC filter to achieve envelope modulation with high efficiency. The proposed transmitter with 9mW power dissipation relaxes the time alignment between the phase and envelope modulations, and achieves an error vector magnitude (EVM) of 4% and phase noise of -123dBc/Hz at 400kHz offset frequency.

저 전력 고 이득 주파수 상향변환기를 이용한 Zigbee 송신기 설계 (Zigbee Transmitter Using a Low-Power High-Gain Up-Conversion Mixer)

  • 백세영;서창원;진호정;조춘식
    • 한국전자파학회논문지
    • /
    • 제27권9호
    • /
    • pp.825-833
    • /
    • 2016
  • 본 논문에서는 $0.18{\mu}m$ CMOS 공정을 사용한 저 전력 고 이득 주파수 상향변환기를 이용하여 IEEE 802.15.4 규격을 만족하는 직접 변환 송신기를 제안 및 설계한다. 설계된 RF 직접 변환 송신기는 차동입력 디지털-아날로그 변환기, 수동 저역통과 필터, 가변이득 증폭기, Quadrature 주파수 상향 변환기 그리고 차동 출력 구동증폭기로 구성되어 있다. 제안하는 직접변환 송신기에서 핵심적인 부분은 2.4 GHz Zigbee 규격을 저 전력으로 구동하는데 있다. 특히 Quadrature 주파수 상향변환기는 이득 Boosting을 통하여 적은 전류 소모로도 충분한 이득과 선형성을 보이고 있다. 측정결과, 공급전압 1.2 V에서 송신기의 총 소모 전류는 7.8 mA이고, 최대 출력 전력은 0 dBm 이상 그리고 -30 dBc의 ACPR(Adjacent Channel Power Ratio)을 나타내고 있다.

A Switched VCO-based CMOS UWB Transmitter for 3-5 GHz Radar and Communication Systems

  • Choi, Woon-Sung;Park, Myung-Chul;Oh, Hyuk-Jun;Eo, Yun-Seong
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • 제17권3호
    • /
    • pp.326-332
    • /
    • 2017
  • A switched VCO-based UWB transmitter for 3-5 GHz is implemented using $0.18{\mu}m$ CMOS technology. Using RF switch and timing control of DPGs, the uniform RF power and low power consumption are possible regardless of carrier frequency. And gate control of RF switch enables the undesired side lobe rejection sufficiently. The measured pulse width is tunable from 0.5 to 2 ns. The measured energy efficiency per pulse is 4.08% and the power consumption is 0.6 mW at 10 Mbps without the buffer amplifier.

Improved Transmitter Power Efficiency using Cartesian Feedback Loop Chip

  • Chong, Young-Jun;Lee, Il-Kyoo;Oh, Seung-Hyeub
    • Journal of electromagnetic engineering and science
    • /
    • 제2권2호
    • /
    • pp.93-99
    • /
    • 2002
  • The Cartesian loop chip which is one of key devices in narrow-band Walky-Talky transmitter using RZ-SSB modulation method was designed and implemented with 0.35 Um CMOS technology. The reduced size and low cost of transmitter were available by the use of direct-conversion and Cartesian loop chip, which improved the power efficiency and linearity of transmitting path. In addition, low power operation was possible through CMOS technology. The performance test results of transmitter showed -23 dBc improvement of IMD level and -30 dEc below suppression of SSB characteristic in the operation of Cartesian loop chip (closed-loop). At that time, the transmitting power was about 37 dBm (5 W). The main parameters to improve the transmitting characteristic and to compensate the distortion in feed back loop such as DC-offset, loop gain and phase value are interfaced with notebook PC to be controlled with S/W.

The Power Amplifier Control Design of eLoran Transmitter

  • Son, Pyo-Woong;Seo, Kiyeol;Fang, Tae Hyun
    • Journal of Positioning, Navigation, and Timing
    • /
    • 제10권3호
    • /
    • pp.229-234
    • /
    • 2021
  • In this paper, a study was conducted on the power amplifier control required to design an eLoran transmitter system using a low-height antenna. The eLoran transmitter developed during the eLoran technology development project conducted in Korea used a small 35 m antenna due to the difficulty of securing a site for antenna installation. This antenna height is very low compared to the height of 750 m which is required for eLoran 100 kHz signal transmission without any radiation loss. In the case of using such a small antenna, not only the radiation efficiency of the transmission is lowered, but also the power module control must be performed more precisely in order to transmit the eLoran standard signal. The equivalent RLC circuit of the transmitter system was implemented and transient analysis was conducted to derive the input required voltage for satisfying the output requirement. The voltage waveform was also generated by the RLC circuit analysis to generate the eLoran signal. Furthermore, we suggest power width modulation method to control eLoran power amplifier module more sophisticatedly.

항공관제용 VHF대역 송신기 설계 및 구현에 관한 연구 (A Study on the Design and Realization of the VHF Transmitter for Air Traffic Control)

  • 박욱기;강석엽;박효달
    • 한국항행학회논문지
    • /
    • 제9권2호
    • /
    • pp.121-130
    • /
    • 2005
  • 본 논문에서는 항공관제용 VHF대역 무선 송신기 설계 제작에 관하여 연구하였다. 연구된 무선 송신기의 기본적인 성능은 기존 상용화된 관제용 무선 송신기의 사양을 만족하도록 설계 제작하였으며, 전력 증폭부의 교체만으로 출력 전력 25 W와 50 W가 모두 가능하고 AM 변조로 음성을 전송하는 것을 기본으로 한다. 본 논문에서 연구된 항공관제용 무선 송신기는 크게 4개의 모듈 즉, 전원부, 제어부, 저출력 송신부, 전력 증폭부로 구성되어 있으며, 전력 증폭부를 장착하지 않으면 1 W급 송신기로 동작하게 설계되었다. 연구된 항공관제용 무선 송신기는 CNS/ATM의 기본 요소로 사용되기에 충분한 시스템이라고 판단된다.

  • PDF

A 12 mW ADPLL Based G/FSK Transmitter for Smart Utility Network in 0.18 ㎛ CMOS

  • Park, Hyung-Gu;Kim, Hongjin;Lee, Dong-Soo;Yu, Chang-Zhi;Ku, Hyunchul;Lee, Kang-Yoon
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • 제13권4호
    • /
    • pp.272-281
    • /
    • 2013
  • This paper presents low power frequency shift keying (FSK) transmitter using all digital PLL (ADPLL) for smart utility network (SUN). In order to operate at low-power and to integrate a small die area, the ADPLL is adopted in transmitter. The phase noise of the ADPLL is improved by using a fine resolution time to digital converter (TDC) and digitally controlled oscillator (DCO). The FSK transmitter is implemented in $0.18{\mu}m$ 1-poly 6-metal CMOS technology. The die area of the transmitter including ADPLL is $3.5mm^2$. The power consumption of the ADPLL is 12.43 mW. And, the power consumptions of the transmitter are 35.36 mW and 65.57 mW when the output power levels are -1.6 dBm and +12 dBm, respectively. Both of them are supplied by 1.8 V voltage source. The frequency resolution of the TDC is 2.7 ps. The effective DCO frequency resolution with the differential MOS varactor and sigma-delta modulator is 2.5 Hz. The phase noise of the ADPLL output at 1.8 GHz is -121.17 dBc/Hz with a 1 MHz offset.

A 67.5 dB SFDR Full-CMOS VDSL2 CPE Transmitter and Receiver with Multi-Band Low-Pass Filter

  • Park, Joon-Sung;Park, Hyung-Gu;Pu, Young-Gun;Lee, Kang-Yoon
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • 제10권4호
    • /
    • pp.282-291
    • /
    • 2010
  • This paper presents a full-CMOS transmitter and receiver for VDSL2 systems. The transmitter part consists of the low-pass filter, programmable gain amplifier (PGA) and 14-bit DAC. The receiver part consists of the low-pass filter, variable gain amplifier (VGA), and 13-bit ADC. The low pass filter and PGA are designed to support the variable data rate. The RC bank sharing architecture for the low pass filter has reduced the chip size significantly. And, the 80 Msps, high resolution DAC and ADC are integrated to guarantee the SNR. Also, the transmitter and receiver are designed to have a wide dynamic range and gain control range because the signal from the VDSL2 line is variable depending on the distance. The chip is implemented in 0.25 ${\mu}m$ CMOS technology and the die area is 5 mm $\times$ 5 mm. The spurious free dynamic range (SFDR) and SNR of the transmitter and receiver are 67.5 dB and 41 dB, respectively. The power consumption of the transmitter and receiver are 160 mW and 250 mW from the supply voltage of 2.5 V, respectively.

Development of a miniaturized FM transmitter with low power

  • 류정탁;김인경;김연보;김종필
    • 한국산업정보학회:학술대회논문집
    • /
    • 한국산업정보학회 2008년도 추계 공동 국제학술대회
    • /
    • pp.629-633
    • /
    • 2008
  • Recently, there has been great interest in the application of short-range wireless communication system. In this paper, the miniaturized FM transmitter with low power is developed, and laboratory tests have been carried out. The FM transmitter uses FM radio waves to send sound from any system (MP3, PMP, PDA, MP3 Phone et.) to any nearby radio or stereo system. The transmitter is designed with $2.6cm{\times}2.6cm{\times}2.6cm$ system size. The operating voltage is 3.7 V and used the built-in storage battery. The system can use continuously during 7 hour with once charging. The transmission frequency can select one of 88.1 MHz, 88.3 MHz, or 88.5 MHz in compliance with utility condition. The channel separation ability is 40 dB. The operating temperature is $-10{\sim}+85^{\circ}C$, which use in the industry environment. Consequently, this system sis used conveniently with short distance information transmitter system at the industry field.

  • PDF