• Title/Summary/Keyword: gate charge

Search Result 341, Processing Time 0.028 seconds

A Study on the Characteristics of Floating Discharge in the AND Gate PDP (AND Gate PDP의 Floating 방전특성에 관한 연구)

  • 염정덕
    • Journal of the Korean Institute of Illuminating and Electrical Installation Engineers
    • /
    • v.18 no.4
    • /
    • pp.22-27
    • /
    • 2004
  • The gas discharge AND gate which have been newly proposed is applied to three electrode surface discharge AC PDP. The address discharge characteristics by the DC-AC floating discharge by which Y electrode is made floating electrode is analyzed The address discharge can be begun by using the floating discharge from the experiment result Moreover, the display discharge can be sustained. The DC priming discharge that the floating discharge is matched to timing is generated in a supplementary electrode. As a result, space charge is supplied enough to the space of the floating discharge and the data voltage is lowered up to l00(V). Driving method to use this DC-AC floating discharge is able to obtain the address operation margin of l00(V).

The Study of Fluoride Film Properties for TFT gate insulator application (박막트랜지스터 게이트 절연막 응용을 위한 불화막 특성연구)

  • Kim, Do-Young;Choi, Suk-Won;Yi, Jun-Sin
    • Proceedings of the KIEE Conference
    • /
    • 1998.11c
    • /
    • pp.737-739
    • /
    • 1998
  • Gate insulators using various fluoride films were investigated for thin film transistor applications. Conventional oxide containing materials exhibited high interface states, high $D_{it}$ gives an increased threshold voltage and poor stability of TFT. To improve TFT performances, we must reduce interface trap charge density between Si and gate insulator. In this paper, we investigated gate insulators such as such as $CaF_2$, $SrF_2$, $MgF_2$ and $BaF_2$. These materials exhibited an improvement in lattice mismatch, difference in thermal expansion coefficient, and electrical stability MIM and MIS devices were employed for an electrical characterization and structural property examination. Among the various fluoride materials, $CaF_2$ film showed an excellent lattice mismatch of 0.737%, breakdown electric field higher than 1.7MV/cm and leakage current density of $10^{-6}A/cm^2$. This paper probes a possibility of new gate insulator material for TFT application.

  • PDF

The fabrication process and optimum design of RESURF EDMOSFETs for smart power IC applications (Smart power IC용 RESURF EDMOSFETs의 제조공정과 최적설계)

  • 정훈호;권오경
    • Journal of the Korean Institute of Telematics and Electronics A
    • /
    • v.33A no.7
    • /
    • pp.176-184
    • /
    • 1996
  • To overcome the drawbacks of conventional LDMOSFETs, we propose RESURF EDMOSFETs which can be adapted in varous circuit applications, be driven without charge pumping circuity and thowe threshold voltage can be adjusted. The devices have the diffused drift region formed by a high tmperature process before the gate oxidaton. After the polysilicon gate electrode formation, a fraction of the drift region around the gate edge is opened for supplemental self-aligned ion implantation to obtain self-aligned drift region. This leads to a shorter gate length and desirable drift region junction contour under the gate edge for minimum specific-on-resistance. In additon, a and maximize the breakdown voltage. Also, by biasing the metal field plate, we can reduce the specific-on-resistance further. The devices are optimized by using the TSUPREM-4 process simulator and the MEDICI device simulator. The optimized devices have the breakdwon voltage and the specific-on-resistance of 101.5V and 1.14m${\Omega}{\cdot}cm^{2}$, respectively for n-channel RESURF EDMOSFET, and 98V and 2.75m.ohm..cm$^{2}$ respectively for p-channel RESURF EDMOSFET. To check the validity of the simulations, we fabricated n-channel EDMOSFETs and confirmed the measured breakdown voltage of 97V and the specific-on-resistance of 1.28m${\Omega}{\cdot}cm^{2}$. These results are superior to those of any other reported power devices for smart power IC applications.

  • PDF

Reliability Characteristics of La-doped High-k/Metal Gate nMOSFETs

  • Kang, C.Y.;Choi, R.;Lee, B.H.;Jammy, R.
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.9 no.3
    • /
    • pp.166-173
    • /
    • 2009
  • The reliability of hafnium oxide gate dielectrics incorporating lanthanum (La) is investigated. nMOSFETs with metal/La-doped high-k dielectric stack show lower $V_{th}$ and $I_{gate}$, which is attributed to the dipole formation at the high-k/$SiO_2$ interface. The reliability results well correlate with the dipole model. Due to lower trapping efficiency, the La-doping of the high-k gate stacks can provide better PBTI immunity, as well as lower charge trapping compared to the control HfSiO stacks. While the devices with La show better immunity to positive bias temperature instability (PBTI) under normal operating conditions, the threshold voltage shift (${\Delta}V_{th}$) at high field PBTI is significant. The results of a transconductance shift (${\Delta}G_m$) that traps are easily generated during high field stress because the La weakens atomic bonding in the interface layer.

Threshold Voltage Modeling of Double-Gate MOSFETs by Considering Barrier Lowering

  • Choi, Byung-Kil;Park, Ki-Heung;Han, Kyoung-Rok;Kim, Young-Min;Lee, Jong-Ho
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.7 no.2
    • /
    • pp.76-81
    • /
    • 2007
  • Threshold voltage ($V_{th}$) modeling of doublegate (DG) MOSFETs was performed, for the first time, by considering barrier lowering in the short channel devices. As the gate length of DG MOSFETs scales down, the overlapped charge-sharing length ($x_h$) in the channel which is related to the barrier lowering becomes very important. A fitting parameter ${\delta}_w$ was introduced semi-empirically with the fin body width and body doping concentration for higher accuracy. The $V_{th}$ model predicted well the $V_{th}$ behavior with fin body thickness, body doping concentration, and gate length. Our compact model makes an accurate $V_{th}$ prediction of DG devices with the gate length up to 20-nm.

Silicon Oxidation in Inductively-Coupled N2O Plasma and its Effect on Polycrystalline-Silicon Thin Film Transistors (유도결합 N2O 플라즈마를 이용한 실리콘 산화막의 저온성장과 다결정 실리콘 박막 트랜지스터에의 영향)

  • Won, Man-Ho;Kim, Sung-Chul;Ahn, Jin-Hyung;Kim, Bo-Hyun;Ahn, Byung-Tae
    • Korean Journal of Materials Research
    • /
    • v.12 no.9
    • /
    • pp.724-728
    • /
    • 2002
  • Inductively-coupled $N_2$O plasma was utilized to grow silicon dioxide at low temperature and applied to fabricate polycrystalline-silicon thin film transistors. At $400^{\circ}C$, the thickness of oxide was limited to 5nm and the oxide contained Si≡N and ≡Si-N-Si≡ bonds. The nitrogen incorporation improved breakdown field to 10MV/cm and reduced the interface charge density to $1.52$\times$10^{11}$ $cm^2$ with negative charge. The $N_2$O plasma gate oxide enhanced the field effect mobility of polycrystalline thin film transistor, compared to $O_2$ plasma gate oxide, due to the reduced interface charge at the $Si/SiO_2$ interface and also due to the reduced trap density at Si grain boundaries by nitrogen passivation.

Evaluation of polarization and mobile charge in ferroelectric films using TVS(Triangular Voltage Sweep) method (삼각전압소인법을 이용한 강유전체 박막내에서의 분극 및 유동이온에 대한 평가)

  • 김용성;이남열;정순원;김진규;정상현;김광호;유병곤;이원재;유인구
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2000.07a
    • /
    • pp.86-89
    • /
    • 2000
  • The detection technique both the polarization and the mobile charge density at the same time in ferroelectric films on Si using TVS method have been proposed. This method yields a polarizable and an ionic displacement current peaks whose areas are proportional to the total polarization reversal charge and the total moble ionic space charge, respectively. The calculated polarization and the mobile charge density were 0.42 [$\mu$C/$\textrm{cm}^2$] and 5.5$\times$10$^{11}$ (ions/$\textrm{cm}^2$) in the SBT film of MFIS structure measured at 25$0^{\circ}C$, and 1.4 [$\mu$C/$\textrm{cm}^2$] in the LiNbO$_3$ film of MFS structure measured at 30$0^{\circ}C$, respectively.

  • PDF

Extended Trench Gate Superjunction Lateral Power MOSFET for Ultra-Low Specific on-Resistance and High Breakdown Voltage

  • Cho, Doohyung;Kim, Kwangsoo
    • ETRI Journal
    • /
    • v.36 no.5
    • /
    • pp.829-834
    • /
    • 2014
  • In this paper, a lateral power metal-oxide-semiconductor field-effect transistor with ultra-low specific on-resistance is proposed to be applied to a high-voltage (up to 200 V) integrated chip. The proposed structure has two characteristics. Firstly, a high level of drift doping concentration can be kept because a tilt-implanted p-drift layer assists in the full depletion of the n-drift region. Secondly, charge imbalance is avoided by an extended trench gate, which suppresses the trench corner effect occurring in the n-drift region and helps achieve a high breakdown voltage (BV). Compared to a conventional trench gate, the simulation result shows a 37.5% decrease in $R_{on.sp}$ and a 16% improvement in BV.

Development of 60KV Pulsed Power Supply using IGBT Stacks (IGBT 직렬구동에 의한 60KV 펄스 전원장치 개발)

  • Ryoo, Hong-Je;Kim, Jong-Soo;Rim, Geun-Hie;Goussev, G.I.;Sytykh, D.
    • The Transactions of The Korean Institute of Electrical Engineers
    • /
    • v.56 no.1
    • /
    • pp.88-99
    • /
    • 2007
  • In this paper, a novel new pulse power generator based on IGBT stacks is proposed for pulse power application. Because it can generate up to 60kV pulse output voltage without any step- up transformer or pulse forming network, it has advantages of fast rising time, easiness of pulse width variation and rectangular pulse shape. Proposed scheme consists of series connected 9 power stages to generate maximum 60kV output pulse and one series resonant power inverter to charge DC capacitor voltage. Each power stages are configured as 8 series connected power cells and each power cell generates up to 850VDC pulse. Finally pulse output voltage is applied using total 72 series connected IGBTs. To reduce component for gate power supply, a simple and robust gate drive circuit is proposed. For gating signal synchronization, full bridge invertor and pulse transformer generates on-off signals of IGBT gating with gate power simultaneously and it has very good characteristics of short circuit protection.

Modeling of Anode Voltage Drop for PT-IGBT at Turn-off (턴-오프 시 PT-IGBT의 애노드 전압 강하 모델링)

  • Ryu, Se-Hwan;Lee, Ho-Kil;Ahn, Hyung-Keun;Han, Deuk-Young
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.21 no.1
    • /
    • pp.23-28
    • /
    • 2008
  • In this paper, transient characteristics of the Punch Through Insulated Gate Bipolar Transistor (PT-IGBT) have been studied. On the contrary to Non-Punch Through Insulated Gate Bipolar Transistor(NPT-IGBT), it has a buffer layer and reduces switching power loss. It has a simple drive circuit controlled by the gate voltage of the MOSFET and low on-state resistance of the bipolar junction transistor. The transient characteristics of the PT-IGBT have been analyzed analytically. Excess minority carrier and charge distribution in active base region, the rate of anode voltage with time are expressed analytically by adding the influence of buffer layer. The experimental data is obtained from manufacturer. The theoretical predictions of the analysis have been compared with the experimental data obtained from the measurement of a device(600 V, 15 A) and show good agreement.