• 제목/요약/키워드: current mode

검색결과 3,010건 처리시간 0.031초

Rapid Electric Vehicle Charging System with Enhanced V2G Performance

  • Kang, Taewon;Kim, Changwoo;Suh, Yongsug;Park, Hyeoncheol;Kang, Byungik;Kim, Simon
    • 전력전자학회:학술대회논문집
    • /
    • 전력전자학회 2012년도 전력전자학술대회 논문집
    • /
    • pp.201-202
    • /
    • 2012
  • This paper presents a simple and cost-effective stand-alone rapid battery charging system of 30kW for electric vehicles. The proposed system mainly consists of active front-end rectifier of neutral point clamped 3-level type and non-isolated bi-directional dc-dc converter of multi-phase interleaved half-bridge topology. The charging system is designed to operate for both lithium-polymer and lithium-ion batteries. The complete charging sequence is made up of three sub-interval operating modes; pre-charging mode, constant-current mode, and constant-voltage mode. Each mode is operated according to battery states: voltage, current and State of Charging (SOC). The proposed system is able to reach the full-charge state within less than 16min for the battery capacity of 8kWh by supplying the charging current of 67A. The optimal discharging algorithm for Vehicle to the Grid (V2G) operation has been adopted to maintain the discharging current of 1C. Owing to the simple and compact power conversion scheme, the proposed solution has superior module-friendly mechanical structure which is absolutely required to realize flexible power expansion capability in a very high-current rapid charging system. Experiment waveforms confirm the proposed functionality of the charging system.

  • PDF

GSM대역 5 W급 전류 모드 D급 전력증폭기의 설계 (Design of 5 W Current-Mode Class D RF Power Amplifier for GSM Band)

  • 서용주;조경준;김종헌
    • 한국전자파학회논문지
    • /
    • 제15권6호
    • /
    • pp.540-547
    • /
    • 2004
  • 본 논문에서는 900 MHz대역에서 70 % 이상의 고효율을 갖는 전류 모드 D급 전력증폭기를 설계, 제작하였다. 푸시-풀 B급 전력증폭기의 구조를 기초로 하여 병렬 고조파 컨트롤 회로를 적용하여, 기존 D급 전력증폭기의 큰 손실 요인이었던 소자 내 커패시턴스의 충, 방전에 의한 전력 손실을 최소화하였다. 측정결과, 900 MHz 대역, 출력전력 3.2 W에서 73 % 전력 부가 효율, 그리고 출력전력 5 W에서 72 % 전력 부가 효율을 각각 얻었으며 DC 전력에 따라 출력의 크기가 선형적으로 변화하는 D급 전력증폭기의 특성을 확인하였다.

IC 보호회로를 갖는 저면적 Dual mode DC-DC Buck Converter (Low-area Dual mode DC-DC Buck Converter with IC Protection Circuit)

  • 이주영
    • 전기전자학회논문지
    • /
    • 제18권4호
    • /
    • pp.586-592
    • /
    • 2014
  • 본 논문에서는 DT-CMOS(Dynamic Threshold voltage Complementary MOSFET) 스위칭 소자를 사용한 DC-DC Buck 컨버터를 제안하였다. 높은 효율을 얻기 위하여 PWM 제어방식을 사용하였으며, 낮은 온 저항을 갖는 DT-CMOS 스위치 소자를 설계하여 도통 손실을 감소시켰다. 제안한 Buck 컨버터는 밴드갭 기준 전압 회로, 삼각파 발생기, 오차 증폭기, 비교기, 보상 회로, PWM 제어 블록으로 구성되어 있다. 삼각파 발생기는 전원전압(3.3V)부터 접지까지 출력 진폭의 범위를 갖는 1.2MHz의 주파수를 생성하며, 비교기는 2단 증폭기로 설계되었다. 그리고 오차 증폭기는 70dB의 이득과 $64^{\circ}$의 위상여유를 갖도록 설계하였다. 또한 제안한 Buck 컨버터는 current-mode PWM 제어회로와 낮은 온 저항을 갖는 스위치를 사용하여 100mA의 출력 전류에서 최대 95%의 효율을 구현하였으며, 1mA 이하의 대기모드에도 높은 효율을 구현하기 위하여 LDO 레귤레이터를 설계하였으며, 또한 2개의 IC 보호 회로를 내장하여 신뢰성을 확보하였다.

고속 전류 구동 Analog-to-digital 변환기의 설계 (Design of A High-Speed Current-Mode Analog-to-Digital Converter)

  • 조열호;손한웅;백준현;민병무;김수원
    • 전자공학회논문지B
    • /
    • 제31B권7호
    • /
    • pp.42-48
    • /
    • 1994
  • In this paper, a low power and high speed flash Analog-to-Digital Converter using current-mode concept is proposed. Current-mode approach offers a number of advantages over conventional voltage-mode approach, such as lower power consumption small chip area improved accuracy etc. Rescently this concept was applied to algorithmic A/D Converter. But, its conversion speed is limited to medium speed. Consequently this converter is not applicable to the high speed signal processing system. This ADC is fabricated in 1.2um double metal CMOS standard process. This ADC's conversion time is measured to be 7MHz, and power consumption is 2.0mW, and differential nonlinearity is less than 1.14LSB and total harmonic distortion is -50dB. The active area of analog chip is about 350 x 550u$m^2$. The proposed ADC seems suitable for a single chip design of digital signal processing system required high conversion speed, high resolution small chip area and low power consumption.

  • PDF

UPS를 고려한 계통연계 전류제어형 전압원 인버터 (Gird-interactive Current Controlled Voltage Source Inverter System with UPS)

  • 고성훈;임성훈;이수원;이성룡
    • 전기학회논문지
    • /
    • 제56권6호
    • /
    • pp.1064-1070
    • /
    • 2007
  • This paper presents a grid-interactive current controlled voltage source inverter (CCVSI) with uniterruptible power supply (UPS), which uses an inner current control loop (polarized ramp time (PRT)) and outer feedback control loops to improve grid power quality and UPS. To reduce the complexity, cost and number of power conversions, which results in higher efficiency, a single stage CCVSI is used. The operation of this system could be divided into the power quality control (PQC) state mode and the UPS state mode. In PQC mode, the system operated to compensate the reactive power demand by nonlinear load or variation in load. In UPS mode. the system is controlled to provide a sinusoidal voltage at the rated value for the load when the gird fail. To verify the proposed system, a comprehensive evaluation with theoretical analysis, simulation and experimental results for 1KVA load capacity is presented.

Sliding Mode Current Controller Design for Power LEDs

  • Kim, Eung-Seok;Kim, Cherl-Jin
    • Journal of Electrical Engineering and Technology
    • /
    • 제6권1호
    • /
    • pp.104-110
    • /
    • 2011
  • High-brightness LED control is required for stable operation, thus the driver and control system must be designed to deliver a constant current to optimize reliability and ensure consistent luminous flux. In this paper, the sliding mode current controller is designed to adjust the illumination density of power LEDs. The controller design model of power LEDs, including its driving circuit, is proposed to realize the dimming control of power LEDs. A buck converter is introduced to drive the power LEDs and reduce the input voltage to a lower level. The sliding mode software controller is implemented to adjust the dimming of power LEDs. The proposed strategy for driving power LEDs is investigated and comparatively studied by experiments.

태양광 배터리 충전기를 위한 개선된 충전 알고리즘 (An Improved Battery Charging Algorithm for PV Battery Chargers)

  • 김정현;주성탁;이교범
    • 전력전자학회논문지
    • /
    • 제18권6호
    • /
    • pp.507-514
    • /
    • 2013
  • In this paper, the proposed charging algorithm is converted from the charging mode to compensate the transient state in the solar battery charging system. The maximum power point tracking (MPPT) control methods and the various charging algorithms for the optimal battery charging are reviewed. The proposed algorithm has excellent transient characteristics compare to the previous algorithm by adding the optimal control method to compensate the transient state when the charging mode switches from the constant current mode to the constant voltage mode based on the conventional constant-current constant-voltage (CC-CV) charging algorithm. The effectiveness of the proposed method has been verified by simulations and experimental results.

새로운 3상 준공진 직류링크 인버터 (A Novel Three-Phase Quasi-Resonant DC Link Inverter)

  • Lee, Jin-Woo;Park, Min-Ho;Won, Jong-Soo
    • 대한전기학회논문지
    • /
    • 제40권5호
    • /
    • pp.479-488
    • /
    • 1991
  • A novel three-phase quasi-resonant dc link inverter (QRI)with a switch connected between dc voltage source and resonant inductor is proposed. According to the state of switching and load current, the operating mode of the proposed inverter scheme is classified into free-wheeling, inverting, and rectifying mode. By examining the behavior of the circuit in each operating mode, an equivalent circuit which represents all the modes in a unified manner is derived. The operating principle of QRI at inverting mode is analyzed, and it is shown that the maximum voltage of resonant dc link is confined to twice the dc source voltage and that both the zero voltage switching of inverter and the zero current switching of inserted switch are guaranteed. An appropriate current control algorithm is suggested, and the opeating characteristics of proposed resonant inverter are verified through both simulation and experiment.

  • PDF

Fabrication of 2.5 Gbps Burst-mode Receiver and its Full Compliance to GPON

  • Lee, Mun-Seob;Lee, Byung-Tak;Kim, Jong-Deog;Lee, Dong-Soo
    • Journal of the Optical Society of Korea
    • /
    • 제12권4호
    • /
    • pp.355-358
    • /
    • 2008
  • In the current GPON market and standard, the line bit rate requirement is changing from 1.25 Gbps to 2.5 Gbps. We fabricate a 2.5 Gbps burst-mode receiver with commercially available blocks and optimize it with an APD bias control. A burst-mode measurement setup is made for the full compliance test with the GPON standard. The device meets the partially defined 2.5 Gbps specs in the current ITU G.984.2 standard, also, supports 1.25 Gbps specs for the coexistence issue in an access network. The full-compliant measurement values can be used as a guideline for fixing "for further study" specs in the current GPON standard at 2.5 Gbps.

이산 시간 영역 해석에 기반한 벅 AC/DC LED 구동기의 슬로프 보상 설계 (Slope Compensation Design of Buck AC/DC LED Driver Based on Discrete-Time Domain Analysis)

  • 김만고
    • 전력전자학회논문지
    • /
    • 제24권3호
    • /
    • pp.207-214
    • /
    • 2019
  • In this study, discrete-time domain analysis is proposed to investigate the input current of a buck AC/DC light-emitting diode (LED) driver. The buck power factor correction converter can operate in both discontinuous conduction mode (DCM) and continuous conduction mode (CCM). Two discontinuous and two continuous conduction operating modes are possible depending on which event terminates the conduction of the main switch in a switching cycle. All four operating modes are considered in the discrete-time domain analysis. The peak current-mode control with slope compensation is used to design a low-cost AC/DC LED driver. A slope compensation design of the buck AC/DC LED driver is described on the basis of a discrete-time domain analysis. Experimental results are presented to confirm the usefulness of the proposed analysis.