• 제목/요약/키워드: charge trapping effect

검색결과 57건 처리시간 0.03초

유기전계효과 트랜지스터의 반도체/고분자절연체 계면에 발생하는 비가역적 전하트래핑에 관한 연구 (Irreversible Charge Trapping at the Semiconductor/Polymer Interface of Organic Field-Effect Transistors)

  • 임재민;최현호
    • 접착 및 계면
    • /
    • 제21권4호
    • /
    • pp.129-134
    • /
    • 2020
  • 공액분자반도체와 고분자절연체 계면에서 전하트래핑을 이해하는 것은 장시간 구동가능한 안정성 높은 유기전계효과 트랜지스터(이하 유기트랜지스터) 개발을 위해 중요하다. 본 연구에서는 다양한 분자량의 고분자절연체를 이용한 유기트랜지스터의 전하이동 특성을 평가하였다. Polymethyl methacrylate (PMMA) 표면 위에 적층된 펜타센 공액반도체의 모폴로지와 결정성은 PMMA 분자량에 무관함이 나타났다. 그 결과 트랜지스터 소자의 초기 트랜스퍼 곡선과 전하이동도는 분자량에 상관없었다. 하지만, 적정한 상대습도 환경에서 소자에 바이어스가 인가되었을 경우, 바이어스 스트레스 효과로 불리는 드레인전류 감소와 트랜스퍼 곡선 이동은 PMMA 분자량이 감소할수록 증대됨이 관찰되었다(분자량 효과). 분자량 효과에 의한 전하트래핑은 회복이 매우 어려운 비가역적인 과정임을 밝혀 내었다. 이러한 분자량 효과는 PMMA 존재하는 고분자사슬 말단의 밀도 변화에 의한 것으로 판단된다. 즉, PMMA 고분자사슬 말단이 가지는 자유부피가 전하트랩으로 작용하여 분자량에 민감한 바이어스 스트레스 효과를 일으킨 것으로 판단된다.

Newly Synthesized Silicon Quantum Dot-Polystyrene Nanocomposite Having Thermally Robust Positive Charge Trapping

  • Dung, Mai Xuan;Choi, Jin-Kyu;Jeong, Hyun-Dam
    • 한국진공학회:학술대회논문집
    • /
    • 한국진공학회 2013년도 제44회 동계 정기학술대회 초록집
    • /
    • pp.221-221
    • /
    • 2013
  • Striving to replace the well known silicon nanocrystals embedded in oxides with solution-processable charge-trapping materials has been debated because of large scale and cost effective demands. Herein, a silicon quantum dot-polystyrene nanocomposite (SiQD-PS NC) was synthesized by postfunctionalization of hydrogen-terminated silicon quantum dots (H-SiQDs) with styrene using a thermally induced surface-initiated polymerization approach. The NC contains two miscible components: PS and SiQD@PS, which respectively are polystyrene and polystyrene chains-capped SiQDs. Spin-coated films of the nanocomposite on various substrate were thermally annealed at different temperatures and subsequently used to construct metal-insulator-semiconductor (MIS) devices and thin film field effect transistors (TFTs) having a structure p-$S^{++}$/$SiO_2$/NC/pentacene/Au source-drain. C-V curves obtained from the MIS devices exhibit a well-defined counterclockwise hysteresis with negative fat band shifts, which was stable over a wide range of curing temperature ($50{\sim}250^{\circ}C$. The positive charge trapping capability of the NC originates from the spherical potential well structure of the SiQD@PS component while the strong chemical bonding between SiQDs and polystyrene chains accounts for the thermal stability of the charge trapping property. The transfer curve of the transistor was controllably shifted to the negative direction by chaining applied gate voltage. Thereby, this newly synthesized and solution processable SiQD-PS nanocomposite is applicable as charge trapping materials for TFT based memory devices.

  • PDF

High-k HfO2와 HfO2/Al2O3/HfO2 적층막의 구조 안정성 및 전하 트랩핑 특성 연구 (Study on the Structural Stability and Charge Trapping Properties of High-k HfO2 and HFO2/Al2O3/HfO2 Stacks)

  • 안영수;허민영;강해윤;손현철
    • 대한금속재료학회지
    • /
    • 제48권3호
    • /
    • pp.256-261
    • /
    • 2010
  • In this work, high-k dielectric stacks of $HfO_2$ and $HfO_2$/$Al_2O_3$/$HfO_2$ (HAH) were deposited on $SiO_2/Si$ substrates by atomic layer deposition as charge trapping layers in charge trapping devices. The structural stability and the charge trapping characteristics of such stacks were investigated using Metal-Alumina-Hafnia-Oxide-Silicon (MAHOS) structure. The surface roughness of $HfO_2$ was stable up to 11 nm with the insertion of 0.2 nm thick $Al_2O_3$. The effect of the thickness of the HAH stack and the thickness of intermediate $Al_2O_3$ on charge trapping characteristics were investigated for MAHOS structure under various gate bias pulse with duration of 100 ms. The threshold voltage shift after programming and erase showed that the memory window was increased with increasing bias on gate. However, the programming window was independent of the thickness of HAH charge trapping layers. When the thickness of $Al_2O_3$insertion increased from 0.2 nm to 1 nm, the erase window was decreased without change in the programming window.

SONOS NAND 플래시 메모리 소자에서의 Lateral Charge Migration에 의한 소자 안정성 연구 (Reliability Analysis by Lateral Charge Migration in Charge Trapping Layer of SONOS NAND Flash Memory Devices)

  • 성재영;정준교;이가원
    • 반도체디스플레이기술학회지
    • /
    • 제18권4호
    • /
    • pp.138-142
    • /
    • 2019
  • As the NAND flash memory goes to 3D vertical Silicon-Oxide-Nitride-Oxide-Silicon (SONOS) structure, the lateral charge migration can be critical in the reliability performance. Even more, with miniaturization of flash memory cell device, just a little movement of trapped charge can cause reliability problems. In this paper, we propose a method of predicting the trapped charge profile in the retention mode. Charge diffusivity in the charge trapping layer (Si3N4) was extracted experimentally, and the effect on the trapped charge profile was demonstrated by the simulation and experiment.

Wet 게이트 산화막과 Nitride 산화막 소자의 특성에 관한 연구 (A Study on Characteristics of Wet Gate Oxide and Nitride Oxide(NO) Device)

  • 이용희;최영규;류기한;이천희
    • 대한전자공학회:학술대회논문집
    • /
    • 대한전자공학회 1999년도 하계종합학술대회 논문집
    • /
    • pp.970-973
    • /
    • 1999
  • When the size of the device is decreased, the hot carrier degradation presents a severe problem for long-term device reliability. In this paper we fabricated & tested the 0.26${\mu}{\textrm}{m}$ NMOSFET with wet gate oxide and nitride oxide gate to compare that the characteristics of hot carrier effect, charge to breakdown, transistor Id_Vg curve and charge trapping using the Hp4145 device tester As a result we find that the characteristics of nitride oxide gate device better than wet gate oxide device, especially a hot carrier lifetime(nitride oxide gate device satisfied 30years, but the lifetime of wet gate oxide was only 0.1year), variation of Vg, charge to breakdown and charge trapping etc.

  • PDF

기억상태에 있는 전하트랩형 비휘발성 반도체 기억소자의 하위문턱이상전류특성 (Anomalous Subthreshold Characteristics for Charge Trapping NVSM at memory states.)

  • 김병철;김주연;서광열;이상배
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 1998년도 추계학술대회 논문집
    • /
    • pp.13-16
    • /
    • 1998
  • An anomalous current characteristics which show the superposition of a low current level and high current level at the subthreshold region when SONOSFETs are in memory states were investigated. We have assumed this phenomena were resulted from the effect of parasitic transistors by LOCOS isolation and were modeled to a parallel equivalent circuit of one memory transistor and two parasitic transistors. Theoretical curves are well fitted in measured log I$_{D}$-V$_{G}$ curves independent of channel width of memory devices. The difference between low current level and high current level is apparently decreased with decrease of channel width of devices because parasitic devices dominantly contribute to the current conduction with decrease of channel width of memory devices. As a result, we concluded that the LOCOS isolation has to selectively adopt in the design of process for charge-trap type NVSM.VSM.

  • PDF

전하보유모델에 기초한 SONOS 플래시 메모리의 전하 저장층 두께에 따른 트랩 분석 (Analysis of Trap Dependence on Charge Trapping Layer Thickness in SONOS Flash Memory Devices Based on Charge Retention Model)

  • 송유민;정준교;성재영;이가원
    • 반도체디스플레이기술학회지
    • /
    • 제18권4호
    • /
    • pp.134-137
    • /
    • 2019
  • In this paper, the data retention characteristics were analyzed to find out the thickness effect on the trap energy distribution of silicon nitride in the silicon-oxide-nitride-oxide-silicon (SONOS) flash memory devices. The nitride films were prepared by low pressure chemical vapor deposition (LPCVD). The flat band voltage shift in the programmed device was measured at the elevated temperatures to observe the thermal excitation of electrons from the nitride traps in the retention mode. The trap energy distribution was extracted using the charge decay rates and the experimental results show that the portion of the shallow interface trap in the total nitride trap amount including interface and bulk trap increases as the nitride thickness decreases.

박막 게이트 산화막의 열화에 의해 나타나는 MOSFET의 특성 변화 (The Effect of Degradation of Gate Oxide on the Electrical Parameters for Sub-Micron MOSFETS)

  • 이재성;이원규
    • 대한전자공학회:학술대회논문집
    • /
    • 대한전자공학회 2003년도 하계종합학술대회 논문집 II
    • /
    • pp.687-690
    • /
    • 2003
  • Experimental results are presented for gate oxide degradation and its effect on device parameters under negative and positive bias stress conditions using NMOSFET's with 3 nm gate oxide. The degradation mechanisms are highly dependent on stress conditions. For negative gate voltage, both hole- and electron-trapping are found to dominate the reliability of gate oxide. However, with changing gate voltage polarity, the degradation becomes dominated by electron trapping. Statistical parameter variations as well as the "OFF" leakage current depend on those charge trapping. Our results therefore show that Si or O bond breakage by electron can be another origin of the investigated gate oxide degradation.gradation.

  • PDF

NMOSFET의 제조를 위한 습식산화막과 질화산화막 특성에 관한 연구 (A Study on Characteristics of Wet Oxide Gate and Nitride Oxide Gate for Fabrication of NMOSFET)

  • 김환석;이천희
    • 정보처리학회논문지A
    • /
    • 제15A권4호
    • /
    • pp.211-216
    • /
    • 2008
  • 본 논문에서는 핫 케리어 효과, 항복전압 전하, 트랜지스터 Id Vg 특성곡선, 전하 트래핑, SILC와 같은 특성들을 비교하기 위하여 HP 4145 디바이스 테스터를 사용하여 습식 산화막과 질화 산화막으로된 $0.2{\mu}m$ NMOSFET를 만들어 측정하였다. 그 결과 질화 산화막으로 만들어진 디바이스가 핫 케리어 수명(질화 산화막은 30년 이상인 반면에 습식 산화막 소자는 0.1년임), Vg의 변화, 항복전압, 전계 시뮬레이션, 전하 트래핑면에서도 습식 산화막 소자보다 우수한 결과를 얻을 수 있었다.

Characterization of Dielectric Relaxation and Reliability of High-k MIM Capacitor Under Constant Voltage Stress

  • Kwak, Ho-Young;Kwon, Sung-Kyu;Kwon, Hyuk-Min;Sung, Seung-Yong;Lim, Su;Kim, Choul-Young;Lee, Ga-Won;Lee, Hi-Deok
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • 제14권5호
    • /
    • pp.543-548
    • /
    • 2014
  • In this paper, the dielectric relaxation and reliability of high capacitance density metal-insulator-metal (MIM) capacitors using $Al_2O_3-HfO_2-Al_2O_3$ and $SiO_2-HfO_2-SiO_2$ sandwiched structure under constant voltage stress (CVS) are characterized. These results indicate that although the multilayer MIM capacitor provides high capacitance density and low dissipation factor at room temperature, it induces greater dielectric relaxation level (in ppm). It is also shown that dielectric relaxation increases and leakage current decreases as functions of stress time under CVS, because of the charge trapping effect in the high-k dielectric.