• Title/Summary/Keyword: bipolar transistor

Search Result 332, Processing Time 0.025 seconds

Four Quadrant Power Supply Using PWM Controller (PWM 제어기를 사용한 4상한 전원공급기)

  • Kim, Y.S.;Lee, S.K.;Ha, Ki-Man
    • Proceedings of the Korean Society of Marine Engineers Conference
    • /
    • 2005.06a
    • /
    • pp.310-313
    • /
    • 2005
  • In this paper, four quadrant CBPS(Compact Bipolar Power Supply) which development and study using universal PWM controller. The CBPS has 24V DC-link voltage, +/-5A output current, 50kHz switching frequency and 30Hz full load bandwidth using FET device. Proposed system has two independent PWM controllers for each full-bridge switch leg drive and PI control loops for current regulations. It is shown experimental results that good step response of the current output.

  • PDF

The Characteristics of Power MOSFET (전력용 MOSFET의 특성)

  • Bae, Jin-Yong;Kim, Yong;Kwon, Soon-Do;Cho, Kyu-Man;Eom, Tae-Min
    • Proceedings of the KIEE Conference
    • /
    • 2009.04b
    • /
    • pp.131-135
    • /
    • 2009
  • This paper reviews the characteristics of Power MOSFET device technology that are leading to improvements in power loss for power electronic system. The silicon bipolar power transistor has been displaced by silicon power MOSFET's in low and high voltage system. The power electronic technology requires the marriage of power device technology with MOS-gated device and bipolar analog circuits.

  • PDF

Study of Characteristics of Dual Channel Trench IGBT (Dual Channel을 가진 Trench Insulated Gate Biploar Transistor(IGBT)특성 연구)

  • Moon, Jin-Woo;Chung, Sang-Koo
    • Proceedings of the KIEE Conference
    • /
    • 2001.07c
    • /
    • pp.1469-1471
    • /
    • 2001
  • A Dual Channel Trench IGBT (Insulated Gate Bipolar Transistor) is proposed to improve the latch-up characteristics. Simulation results by MEDICI have shown that the latching current density of proposed device was found to be 2850 A/$cm^2$ while that of conventional device was 1610 A/$cm^2$. The latching current desity of the proposed strucutre was 77.02% higher than that of conventional structre.

  • PDF

The Delay time of CMOS inverter gate cell for design on digital system (디지털 시스템설계를 위한 CMOS 인버터게이트 셀의 지연시간)

  • 여지환
    • Proceedings of the Korea Society for Industrial Systems Conference
    • /
    • 2002.06a
    • /
    • pp.195-199
    • /
    • 2002
  • This paper describes the effect of substrate back bias of CMOS Inverter. When the substrate back bias applied in body, the MOS transistor threshold voltage increased and drain saturation current decreased. The back gate reverse bias or substrate bias has been widely utilized and the following advantage has suppressing subthreshold leakage, lowering parasitic junction capacitance, preventing latch up or parasitic bipolar transistor, etc. When the reverse voltage applied substrate, this paper stimulated the propagation delay time CMOS inverter.

  • PDF

Fabrication and Properties of Magnetic-Tunneling Transistor Films (자기터널링 트랜지스터 박막의 제작 및 특성 연구)

  • 윤태호;윤문성;이상석;황도근
    • Proceedings of the Korean Magnestics Society Conference
    • /
    • 2002.12a
    • /
    • pp.172-173
    • /
    • 2002
  • 스핀전자소자 연구 분야의 가장 큰 관심은 전하와 스핀의 자유도를 동시에 고려하여 메모리 및 논리용 트랜지스터를 구현하려는데 있다. 스핀 분극 된 전자를 자성금속으로부터 상자성 및 절연체를 이용하여 또 다른 자성체 및 반도체, 초전도체에 주입하는 일 (Spin injection)에 관한 연구가 일부 진행되어 왔다. 두 개의 자성 금속 사이에 Au등의 상자성 금속을 끼워 넣는 구조로 한쪽의 자성금속을 스핀 소스로 사용하여 상자성 금속에 스핀을 주입하고 다른 쪽의 자성금속으로 주입된 스핀을 검출하는 스핀 스위치 저장소자로서의 양극 스핀 트랜지스터 (bipolar spin transistor)를 많은 연구소에서 제조 연구하였다. (중략)

  • PDF

A New Drive Technology of Power Transistor Family Devices for Speed-up of the Output Frequency (출력주파수의 고주파화를 위한 전력용 Transistor Family의 구동기술)

  • Yoo, Dong-Wook;Kim, Dong-Hee;Kweon, Soon-Man;Byun, Young-Bok;Bae, Jin-Ho
    • Proceedings of the KIEE Conference
    • /
    • 1987.11a
    • /
    • pp.539-542
    • /
    • 1987
  • This paper presents driving circuits technology to enable high speed drive of MOSFET, IGBT(Insulated Gate Bipolar Transistor) and SIT(Static Induction Transistor). In addition to, it demonstrates application circuits(high frequency resonant type inverters, ultrasonic power supply etc.) using the, developing drive circuits.

  • PDF

Design of ISL(Intergrated Schottky Logic) for improvement speed using merged transistor (속도 향상을 위한 병합트랜지스터를 이용한 ISL의 설계)

  • 장창덕;백도현;이정석;이용재
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 1999.05a
    • /
    • pp.21-25
    • /
    • 1999
  • In order to remove minority carries of the base region at changing signal in conventional bipolar logic circuit, we made transistor which is composed of NPN transistor shortened buried layer under the Base region, PNP transistor which is merged in base, epi layer and substrate. Also the Ring-Oscillator for measuring transmission time-delay per gate was designed as well. In the result, we get amplitude of logic voltage of 200mV, the minimum of transmission delay-time of 211nS, and the minimum of transmission delay-time per gate of 7.26ns in AC characteristic output of Ring-Oscillator connected Gate.

  • PDF

Memory window characteristics of vertical nanowire MOSFET with asymmetric source/drain for 1T-DRAM application (비대칭 소스/드레인 수직형 나노와이어 MOSFET의 1T-DRAM 응용을 위한 메모리 윈도우 특성)

  • Lee, Jae Hoon;Park, Jong Tae
    • Journal of the Korea Institute of Information and Communication Engineering
    • /
    • v.20 no.4
    • /
    • pp.793-798
    • /
    • 2016
  • In this work, the memory window characteristics of vertical nanowire device with asymmetric source and drain was analyzed using bipolar junction transistor mode for 1T-DRAM application. A gate-all-around (GAA) MOSFET with higher doping concentration in the drain region than in the source region was used. The shape of GAA MOSFET was a tapered vertical structure that the source area is larger than the drain area. From hysteresis curves using bipolar junction mode, the memory windows were 1.08V in the forward mode and 0.16V in the reverse mode, respectively. We observed that the latch-up point was larger in the forward mode than in the reverse mode by 0.34V. To confirm the measurement results, the device simulation has been performed and the simulation results were consistent in the measurement ones. We knew that the device structure with higher doping concentration in the drain region was desirable for the 1T-DRAM using bipolar junction mode.

Low-voltage high-linear bipolar OTA and its application to IF bandpass Filter (저전압 고선형 바이폴라 OTA와 이를 이용한 IF 대역통과 필터)

  • Chung, Won-Sup;Son, Sang-Hee
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.44 no.7 s.361
    • /
    • pp.37-44
    • /
    • 2007
  • A low-voltage high-linear bipolar OTA and its application to IF bandpass filter for GSM cellular telephone are presented. The OTA consists of a low-voltage linear transconductor, a translinear current gain cell, and three current mirrors. The bandpass filter is composed of two cascaded identical second-order bandpass filters, which consist of a resistor, a capacitor, and a grounded simulated inductor realized with two OTA's and a grounded capacitor. SPICE simulations using an 8 GHz bipolar transistor-array parameter show that the OTA with a transconductance of 1 mS exhibits a linearity error of less than ${\pm}2%$ over an input voltage range of ${\pm}0.65\;V$ at supply voltages of ${\pm}2.0\;V$. Temperature coefficient of the transconductance is less than $-90ppm/^{\circ}C$. The bandpass filter has a center frequency of 85 MHz and Q-factor of 80. Temperature coefficient of the center frequency is less than $-182ppm/^{\circ}C$. The power dissipation of the filter is 128 mW.

Low-voltage current-mode filters using complementary current mirrors (상보형 전류미러를 이용한 저전압 전류모드 필터의 설계)

  • 안정철;최석우;윤창훈
    • Journal of the Korean Institute of Telematics and Electronics C
    • /
    • v.34C no.11
    • /
    • pp.56-65
    • /
    • 1997
  • In this paper, a design of current-mode continuous-time filters for low voltage and high frequency applictions using complementary bipolar current mirror paris is presented. The proposed current-mode filters consist of simple bipolar current mirrors and capacitors and are quite suitable for monolithic integrtion. Since the design method of the proposed curent-mode filters is based on the integrator type of realization, it can be used for a wide range of applications. And the cutoff frequency of th efilters can be easily changed by the DC cntrolling current. As design examples, the 5th order butterworth filters are designed by cascade and leapfrog methods with tunable cutoff frequencies from 30MHz to 100MHz. The characteristics of the designed current mode filters are simulated and examined by SPICE using standard bipolar transistor parameters.

  • PDF