• Title/Summary/Keyword: Voltage controlled dielectric resonator oscillator (VCDRO)

Search Result 13, Processing Time 0.023 seconds

Push-Push Voltage Controlled Dielectric Resonator Oscillator Using a Broadside Coupler

  • Ryu, Keun-Kwan;Kim, Sung-Chan
    • Journal of information and communication convergence engineering
    • /
    • v.13 no.2
    • /
    • pp.139-143
    • /
    • 2015
  • A push-push voltage controlled dielectric resonator oscillator (VCDRO) with a modified frequency tuning structure using broadside couplers is investigated. The push-push VCDRO designed at 16 GHz is manufactured using a low temperature co-fired ceramic (LTCC) technology to reduce the circuit size. The frequency tuning structure using a broadside coupler is embedded in a layer of the A6 substrate by using the LTCC process. Experimental results show that the fundamental and third harmonics are suppressed above 15 dBc and 30 dBc, respectively, and the phase noise of push-push VCDRO is -97.5 dBc/Hz at an offset frequency of 100 kHz from the carrier. The proposed frequency tuning structure has a tuning range of 4.46 MHz over a control voltage of 1-11 V. This push-push VCDRO has a miniature size of 15 mm×15 mm. The proposed design and fabrication techniques for a push-push oscillator seem to be applicable in many space and commercial VCDRO products.

Phase Locked VCDRO for the 20 GHz Point-to-point Radio Link (20 GHz 고정국용 위상고정 VCDRO)

  • 주한기;장동필
    • The Journal of Korean Institute of Electromagnetic Engineering and Science
    • /
    • v.10 no.6
    • /
    • pp.816-824
    • /
    • 1999
  • Design and performance of 18 GHz phase locked dielectric resonator oscillator(PLDRO) for Point-to-point radio link using analog phase locked loop is described which achieve high stability and low SSB phase noise. The module consists of an 18 GHz voltage controlled dielectric resonator oscillator(VCDRO), buffered amplifier, analog phase detector which are integrated to form a miniature hybrid circuit. In addition, containing a low phase noise VHF PLL has been designed to lock any other conventional N times frequency of crystal oscillator. The module achieves stable phase locked state, exhibits output power of 21 dBm at 18.00 GHz, -34 dBc harmonic suppression and -75 dBc/Hz phase noise at 10 kHz offset frequency from carrier.

  • PDF

A Design of Push-push Voltage Controlled Oscillator using Frequency Tuning Circuit with Single Transmission Line (단일 전송선로의 주파수 동조회로를 이용한 push-push 전압제어 발진기의 설계 및 제작)

  • Ryu, Keun-Kwan;Kim, Sung-Chan
    • Journal of IKEEE
    • /
    • v.16 no.2
    • /
    • pp.121-126
    • /
    • 2012
  • In this paper, a push-push VCDRO (Voltage Controlled Dielectric Resonator Oscillator) with a modified frequency tuning structure is investigated. The push-push VCDRO designed at 16GHz is manufactured using a LTCC (Low Temperature Co-fired Ceramic) technology to reduce the circuit size. The frequency tuning structure is embedded in intermediate layer of A6 substrate by an advantage of LTCC process. Experimental results show that the fundamental frequency suppression is above 30dBc, the frequency tuning range is 0.43MHz over control voltage of 0 to 12V, and phase noise of push-push VCDRO presents a good performance of -103dBc/Hz at 100KHz offset frequency from carrier.

Design and Implementation of a Phase Locked Dielectric Resonator Oscillator for Ka Band LNB with Triple VCOs (3중구조 VCO를 이용한 Ka Band LNB 용 PLDRO 설계 및 제작)

  • Kang, Dong-Jin;Kim, Dong-Ok
    • 한국정보통신설비학회:학술대회논문집
    • /
    • 2008.08a
    • /
    • pp.441-446
    • /
    • 2008
  • In this papers, a PLDRO(Phase Locked Dielectric Resonator Oscillator) is designed and implemented at the oscillator in which fundamental frequency is 18.3 GHz. The proposed PLDRO so as to improve the PLDRO of the general structure is designed to the goal of the minimize of the size and the performance improvement. Three VCO(Voltage controlled Oscillator) and the power combiner improved the output power. A VCDRO(Voltage Controlled Dielectric Resonator Oscillator) is manufactured using a varactor diode to tune oscillating frequency electrically, and its phase is locked to reference frequency by SPD(Sampling Phase Detector). This product is fabricated on Teflon substrate with dielectric constant 2.2 and device is ATF -13786 of Ka-band using. This PLDRO generates an output power of 5.67 dBm at 18.3 GHz and has the characteristics of a phase noise of -80.10 dBc/Hz at 1 kHz offset frequency from carrier, the second harmonic suppression of -33 dBc. The proposed PLDRO can be used in Ka-band satellite applications

  • PDF

A Novel Design of Voltage Controlled Dielectric Resonator Oscillator using 3-terminal MESFET Varactor (3-terminal MESFET 바랙터를 이용한 새로운 전압 제어 유전체 공진 발진기의 설계)

  • 이주열;이찬주;홍의석
    • Journal of the Korean Institute of Telematics and Electronics A
    • /
    • v.30A no.12
    • /
    • pp.28-35
    • /
    • 1993
  • The MESFET can be used as a three-terminal varactor by employing gate depletion capacitance Cg. In this paper, a novel VCDRO(voltage controlled dielecric resonator oscillator) is designed to apply VCDRO with this concept. The VCDRO produced 6.33dBm output power at a frequency of 11.058GHz and tunning bandwidth of 45MHz. The advantage of using the MESFET as a three-terminal varactor is to let the MESFET play both roles at the same time, thus simplifying the circuit configuration and fabrication. This finding demonstrates the potential of using both real and imaginary parts of the equivalent impedance of the active device.

  • PDF

Design of Linearized VCDRO with Novel PBG Ground Plane and Varactor Circuit (새로운 PBG 접지면과 바랙터 회로를 이용한 선형화된 VCDRO의 설계)

  • 강성민;전종환;구경헌
    • Journal of the Institute of Electronics Engineers of Korea TC
    • /
    • v.41 no.5
    • /
    • pp.63-68
    • /
    • 2004
  • This paper presents a design of 12㎓ VCBRO(voltage controlled dielectric resonator oscillator) using a novel PBG(photonic band gap) ground plane and a varactor circuit that enhances the frequency linearity of VCO with different bias to varactors. The PBG structures are used for suppressing the second and third harmonics without any filters. To simulate the accurate resonating frequency, a DR coupled with microstrip lines is analysed by FTM(finite element method) simulation, and the results are transformed into scattering parameters to design the VCO. Some measured results are presented to show the usefulness of the proposed techniques.

A Low Phase Noise Design of Voltage Controlled Dielectric Resonator Oscillator and Reliability Analysis (전압제어 유전체 공진 발진기의 저위상잡음 설계 및 신뢰도 분석)

  • Ryu Keun-Kwan
    • Journal of the Korea Institute of Information and Communication Engineering
    • /
    • v.9 no.2
    • /
    • pp.408-414
    • /
    • 2005
  • The VCDRO(Voltage Controlled Dielectric Resonate. Oscillator) with low phase noise is designed using nonlinear analysis, and its phase noise characteristics are compared with that of Lesson's equation. The microstripline coupled with dielectric resonator is realized as a high impedance inverter to improve the phase noise performance, and the quality factor of resonator circuit can be transferred to active device with the enhanced the loaded quality factor. The worst case and part stress analyses are achieved to obtain the high reliability of VCDRO and the reliability analysis is accomplished to estimate the probability of operation at the end of life. The developed VCDRO has the oscillating tuning factor of 0.56MHZ1V for the control voltage range of 0-l2V. This VCDRO requires the DC power of 136mW. The phase noise characteristics exhibit good performances of -94.18dBc/Hz (a)10KHz and -116.3dBc/Hz (a)100KHz. And, the output power over 7.33dBm is measured.

Design of Phase Locked Dielectric Resonator Oscillator with Low Phase Noise for X-band (저위상잡음을 갖는 X-band용 위상고정 유전체 공진 발진기의 설계 및 제작)

  • 류근관
    • Journal of the Korea Institute of Information and Communication Engineering
    • /
    • v.8 no.1
    • /
    • pp.34-40
    • /
    • 2004
  • The PLDRO(Phase-Locked Dielectric Resonator Oscillator) with low phase noise is designed for X-band. The phase of VCDRO(Voltage Controlled Dielectric Resonator Oscillator) is locked to that of a high stable reference oscillator by using a SPD(Sampling Phase Detector) to improve phase noise performance in the loop bandwidth. And, the VCDRO is implemented using a high impedance inverter coupled with dielectric resonator to improve the phase noise performance out of the loop bandwidth. This PLDRO exhibits the harmonic rejection characteristics of 51.67㏈c and requires below 1.95W. The phase noise characteristics are performed as -107.17㏈c/Hz at 10KHz offset frequency and -113.0㏈c/Hz at 100KHz offset frequency, respectively, at ambient. And the output power of 13.0㏈m${\pm}$0.33㏈ is measured over the temperature range of $-20 ∼ +70^{\circ}C$ .

A Design and Construction of Phase-locked Dielectric Resonator Oscillator for VSAT (VSAT용 위상고정 유전체 공진 발진기의 설계 및 구현)

  • 류근관;이두한;홍의석
    • The Journal of Korean Institute of Communications and Information Sciences
    • /
    • v.19 no.10
    • /
    • pp.1973-1981
    • /
    • 1994
  • A PLDRO(Phase Locked Dielectric Resonator Oscillator) in Ku-band(10.95-11.70GHz) is designed with the concept of the feedback property of PLL(Phase Locked Loop). A series feedback type DRO is developed, and VCDRO(Voltage Controlled Dielectric Resonator Oscillator) using a varactor diode as a voltage-variable capacitor is implemented to tune oscillating frequency electrically. Then, PLDRO is designed by using a SPD(Sampling Phase Detector). This PLDRO is phase-locked voltage controlled DRO to reference source(VHF band) by SPD at 10.00 GHz for European FSS(Fixed Satellite Service). The PLDRO generates output power greater than 10dBm at 10.00 GHz and has phase noise of -80 dBc/Hz at 10 KHz offset from carrier. This PLDRO achieves much better frequency stability than conventional VCDRO.

  • PDF

An InGaP/GaAs HBT Monolithic VCDRO with Wide Tuning Range and Low Phase Noise

  • Lee Jae-Young;Shrestha Bhanu;Lee Jeiyoung;Kennedy Gary P.;Kim Nam-Young
    • Journal of electromagnetic engineering and science
    • /
    • v.5 no.1
    • /
    • pp.8-13
    • /
    • 2005
  • The InGaP/GaAs hetero-junction bipolar transistor(HBT) monolithic voltage-controlled dielectric resonator oscillator(VCDRO) is first demonstrated for a Ku-band low noise block down-converter(LNB) system. The on-chip voltage control oscillator core employing base-collector(B-C) junction diodes is proposed for simpler frequency tuning and easy fabrication instead of the general off-chip varactor diodes. The fabricated VCDRO achieves a high output power of 6.45 to 5.31 dBm and a wide frequency tuning range of ]65 MHz( 1.53 $\%$) with a low phase noise of below -95dBc/Hz at 100 kHz offset and -115 dBc/Hz at ] MHz offset. A]so, the InGaP/GaAs HBT monolithic DRO with the same topology as the proposed VCDRO is fabricated to verify that the intrinsic low l/f noise of the HBT and the high Q of the DR contribute to the low phase noise performance. The fabricated DRO exhibits an output power of 1.33 dBm, and an extremely low phase noise of -109 dBc/Hz at 100 kHz and -131 dBc/Hz at ] MHz offset from the 10.75 GHz oscillation frequency.