• Title/Summary/Keyword: Voltage Control Ring Oscillator

Search Result 11, Processing Time 0.026 seconds

Power Consumption Change in Transistor Ratio of Ring Voltage Controlled Oscillator (링 전압 제어 발진기의 트랜지스터 비율에 따른 소모 전력 변화)

  • Moon, Dongwoo;Shin, Hooyoung;Lee, Milim;Kang, Inseong;Lee, Changhyun;Park, Changkun
    • The Journal of Korean Institute of Electromagnetic Engineering and Science
    • /
    • v.27 no.2
    • /
    • pp.212-215
    • /
    • 2016
  • In this paper, a 5.08 GHz Ring Voltage Controlled Oscillator(Ring VCO) was implemented using $0.18{\mu}m$ standard CMOS technology. The proposal Ring VCO is 3-stage structure. This research confirmed that the each stage's different transistor size ratio influence the current change and alter power consumption consequentially. This circuit is formed to control the current thereby adding the Current Mirror and to tune the frequency by supplying control voltage. It has an 65.5 %(1.88~5.45 GHz) tuning range. The measured output power is -0.30 dBm. The phase noise is -87.50 dBc/Hz @1 MHz offset with operating frequency of 5.08 GHz fundamental frequency. The total power consumption of Ring VCO is 31.2 mW with 2.4 V supply voltage.

Low-area Duty Cycle Correction Circuit for Voltage-Controlled Ring Oscillator (전압제어 링 발진기용 저-면적 듀티 사이클 보정 회로)

  • Yu, Byeong-Jae;Cho, Hyun-Mook
    • Journal of Software Assessment and Valuation
    • /
    • v.15 no.1
    • /
    • pp.103-107
    • /
    • 2019
  • Recently, many technologies have been developed to realize low power high speed digital data communication and one of them is related to duty cycle correction. In this paper, a low-area duty cycle correction circuit for a voltage-controlled ring generator is proposed. The duty cycle correction circuit is a circuit that corrects the duty cycle using a 180 degree phase difference of a voltage controlled ring oscillator. The proposed low-area duty cycle circuit changes a conventional flip-flop to a true single phase clocking (TSPC) flip-flop And a low-area high-performance circuit is realized. By using TSPC flip-flop instead of general flip-flop, it is possible to realize low-area circuit compared to existing circuit, and it is expected to be used for high-performance circuit for low-power because it is easy to operate at high speed.

A Low-Spur CMOS PLL Using Differential Compensation Scheme

  • Yun, Seok-Ju;Kim, Kwi-Dong;Kwon, Jong-Kee
    • ETRI Journal
    • /
    • v.34 no.4
    • /
    • pp.518-526
    • /
    • 2012
  • This paper proposes LC voltage-controlled oscillator (VCO) phase-locked loop (PLL) and ring-VCO PLL topologies with low-phase noise. Differential control loops are used for the PLL locking through a symmetrical transformer-resonator or bilaterally controlled varactor pair. A differential compensation mechanism suppresses out-band spurious tones. The prototypes of the proposed PLL are implemented in a CMOS 65-nm or 45-nm process. The measured results of the LC-VCO PLL show operation frequencies of 3.5 GHz to 5.6 GHz, a phase noise of -118 dBc/Hz at a 1 MHz offset, and a spur rejection of 66 dBc, while dissipating 3.2 mA at a 1 V supply. The ring-VCO PLL shows a phase noise of -95 dBc/Hz at a 1 MHz offset, operation frequencies of 1.2 GHz to 2.04 GHz, and a spur rejection of 59 dBc, while dissipating 5.4 mA at a 1.1 V supply.

Design of a High Speed CMOS PLL with a Two-stage Self-feedback Ring Oscillator (자체귀환형 2단 고리발진기를 이용한 고속 CMOS PLL 설계)

  • 문연국;윤광섭
    • Proceedings of the IEEK Conference
    • /
    • 1999.06a
    • /
    • pp.353-356
    • /
    • 1999
  • A 3.3V PLL(Phase Locked loop) is designed for a high frequency, low voltage, and low power applications. This paper proposes a new PLL architecture to improve voltage to frequency linearity of VCO(Voltage controlled oscillator) with new delay cell. The proposed VCO operates at a wide frequency range of 30MHz~1㎓ with a good linearity. The DC-DC voltage up/down converter is utilized to regulate the control voltage of the two-stage VCO. The designed PLL architecture is implemented on a 0.6${\mu}{\textrm}{m}$ n-well CMOS process. The simulation results show a locking time of 2.6$\mu$sec at 1Hz, Lock in range of 100MHz~1㎓, and a power dissipation of 112㎽.

  • PDF

5.8 GHz PLL using High-Speed Ring Oscillator for WLAN (WLAN을 위한 고속 링 발진기를 이용한 5.8 GHz PLL)

  • Kim, Kyung-Mo;Choi, Jae-Hyung;Kim, Sam-Dong;Hwang, In-Seok
    • Journal of the Institute of Electronics Engineers of Korea SC
    • /
    • v.45 no.2
    • /
    • pp.37-44
    • /
    • 2008
  • This paper presents a 5.8 GHz PLL using high-speed ring oscillator for WLAN. The proposed ring oscillator has been designed using the negative skewed delay scheme and for differential mode operation. Therefore, the oscillator is insensitive to power-supply-injected noise, and it has the merit of low 1/f noise because tail current sources are not used. The output frequency ranges from 5.13 to 7.04 GHz with the control voltage varing from 0 to 1.8 V. The proposed PLL circuits have been designed, simulated, and proved using 0.18 um 1.8 V TSMC CMOS library. At the operation frequency of 5.8 GHz, the locking time is 2.5 us and the simulated power consumption is 59.9 mW.

Optimized Voltage Controlled Oscillator(VCO) for Fractional-N Frequency Synthesizer (Fractional-N 주파수 합성기를 위한 위상 잡음 특성이 개선된 전압 제어 발진기)

  • Ahn, Jin-Oh;Seo, Woo-Hyeong;Kim, In-Jeong;Kim, Dae-Jeong
    • Proceedings of the IEEK Conference
    • /
    • 2006.06a
    • /
    • pp.519-520
    • /
    • 2006
  • In this paper, we propose a voltage-controlled ring oscillator (VCO) for a 900 MHz low-noise fractional-N frequency synthesizer. The VCO delay cell is based on an nMOS source-coupled pair with load elements [1] and a combined tail current sources which consist of a large and a small current source to control the integer and fractional behaviors, respectively. The Spectre simulation results of the scheme in a 0.18um CMOS process show the accurate control of the KVCO better than the conventional one.

  • PDF

Design of LED Driving Circuit using Voltage Controlled Ring Oscillator and Lighting Controller (전압제어 링 발진기를 이용한 LED구동회로 및 조명제어기설계)

  • Kwon, Ki-Soo;Suh, Young-Suk
    • Journal of the Korean Institute of Illuminating and Electrical Installation Engineers
    • /
    • v.24 no.4
    • /
    • pp.1-9
    • /
    • 2010
  • An LED driving and control circuit has been developed. The LED driver has a new PWM circuit for current control of LED columns with dimming, current and thermal control, and communication functions. The PWM circuit is composed of two ring oscillator and one counter which can be constructed using basic digital logic components. In addition, it has the functions of remote control mode such as ON, OFF, emergency and power saving modes by the serial communication. The PWM generator and control circuit have been designed and fabricated 0.35[${\mu}m$] Magnachip/Hynix digital IC fabrication process. The LED driving and control board using the developed chip is fabricated and tested successfully.

A Study on the Novel Rectangular Split Ring Notch Resonators

  • Xie, Tangyao;Kim, Gi-Rae;Choi, Young-Kyu
    • Journal of information and communication convergence engineering
    • /
    • v.8 no.4
    • /
    • pp.365-369
    • /
    • 2010
  • In this paper, a novel notch resonator is proposed based on Rectangular Split Ring Resonator (RRSS) element. We represented the electrical characteristics for R-SRR elements coupled with microstrip line, and measured result is compared with electromagnetic simulation (HFSS) result. We also solved equivalent circuit for R-SRR element, and also discussed influences of change structural parameters of R-SRR. The size of R-SRR is the most important parameters for frequency tuning. Also we can make tunable resonator form the basic structure. This novel resonator can apply to design of tunable bandpass filter and voltage control oscillator.

A Study on the Design of Voltage Clamp VCO Using Quadrature Phase (4분법을 이용한 전압 클램프 VCO의 설계에 관한 연구)

  • Seo, I.W.;Choi, W.B.;Joung, S.M.;Sung, M.Y.
    • Proceedings of the KIEE Conference
    • /
    • 1999.07g
    • /
    • pp.3184-3186
    • /
    • 1999
  • In this paper, a new structure of fully differential delay cell VCO using quadrature phase for low phase noise and high speed operation is suggested. It is realized by inserting voltage clamp circuit into input pairs of delay cells that include three-control current source having high output impedance. In this reason. this newly designed delay cell for VCO has the low power supply sensitivity so that the phase noise can be reduced. The whole characteristics of VCO were simulated by using HSPICE and SABER. Simulation results show that the phase noise of new VCO is quite small compared with conventional fully differential delay cell VCO and ring oscillator type VCO. It is also very beneficial to low power supply design because of wide tuning range.

  • PDF

A Study on Characteristics of Microwave Transmission Line of Rectangular Split Ring Resonator (사각 분리형 링 공진기의 마이크로파 전송선로 특성 연구)

  • Kim, Girae
    • The Journal of Korea Institute of Information, Electronics, and Communication Technology
    • /
    • v.3 no.2
    • /
    • pp.25-30
    • /
    • 2010
  • In this paper, a novel notch resonator is proposed based on Rectanglar Split Ring Resonator (R-RSS) element. We represented the electrical characteristics for R-SRR elements coupled with microstrip line, and measured result is compared with electromagnetic simulation (HFSS) result. We also solved equivalent circuit for R-SRR element, and also discussed influences of change structural parameters of R-SRR. the size of R-SRR is the most important parameters for frequency tuning. Also we can make tunable resonator form the basic structure. This novel resonator can apply to design of tunable bandpass filter and voltage control oscillator.

  • PDF