Proceedings of the IEEK Conference (대한전자공학회:학술대회논문집)
- 1999.06a
- /
- Pages.353-356
- /
- 1999
Design of a High Speed CMOS PLL with a Two-stage Self-feedback Ring Oscillator
자체귀환형 2단 고리발진기를 이용한 고속 CMOS PLL 설계
Abstract
A 3.3V PLL(Phase Locked loop) is designed for a high frequency, low voltage, and low power applications. This paper proposes a new PLL architecture to improve voltage to frequency linearity of VCO(Voltage controlled oscillator) with new delay cell. The proposed VCO operates at a wide frequency range of 30MHz~1㎓ with a good linearity. The DC-DC voltage up/down converter is utilized to regulate the control voltage of the two-stage VCO. The designed PLL architecture is implemented on a 0.6
Keywords