Design of a High Speed CMOS PLL with a Two-stage Self-feedback Ring Oscillator

자체귀환형 2단 고리발진기를 이용한 고속 CMOS PLL 설계

  • 문연국 (인하대학교 전자공학과 아날로그 회로설계 연구실) ;
  • 윤광섭 (인하대학교 전자공학과 아날로그 회로설계 연구실)
  • Published : 1999.06.01

Abstract

A 3.3V PLL(Phase Locked loop) is designed for a high frequency, low voltage, and low power applications. This paper proposes a new PLL architecture to improve voltage to frequency linearity of VCO(Voltage controlled oscillator) with new delay cell. The proposed VCO operates at a wide frequency range of 30MHz~1㎓ with a good linearity. The DC-DC voltage up/down converter is utilized to regulate the control voltage of the two-stage VCO. The designed PLL architecture is implemented on a 0.6${\mu}{\textrm}{m}$ n-well CMOS process. The simulation results show a locking time of 2.6$\mu$sec at 1Hz, Lock in range of 100MHz~1㎓, and a power dissipation of 112㎽.

Keywords