• Title/Summary/Keyword: U-Gate

Search Result 147, Processing Time 0.024 seconds

Development of Gate Non-stop system using RFID(900MHz) Technology (RFID(900MHz) 기술을 이용한 GATE 무정차 시스템 개발)

  • Choi, Gi-Jin;Kim, Young-Mi;Choi, Jae-Sin;Lee, Chang
    • 한국ITS학회:학술대회논문집
    • /
    • 2008.11a
    • /
    • pp.570-574
    • /
    • 2008
  • The 'gate non-stop system utilizing RFID (900MHz)', which is the core of this research, is the system which connects RFID to recognize the vehicle information without stopping when a vehicle (trailer) passes a gate to carry in or out containers in a terminal and automatically provides the container information provided by the terminal for the RFLDU device installed in the vehicle.In order to design and implement this, the RFID technical section uses a UHF band (900MHz) RFID tag and a reader and implements a RFID middleware and an application program for smooth data collection and execution (operation). In addition, the system stability was verified through experiments and operations of the system implemented in this research at real harbors/quays, and based on the verified result, the maximization of vehicle (trailer) and terminal productivity and the reduction of distribution cost are expected.

  • PDF

Design and Fabrication of Flexible OTFTs by using Nanocantact Printing Process (미세접촉프린팅 공정을 이용한 유연성 유기박막소자(OTFT)설계 및 제작)

  • Jo Jeong-Dai;Kim Kwang-Young;Lee Eung-Sug;Choi Byung-Oh;Esashi Masayoshi
    • Proceedings of the Korean Society of Precision Engineering Conference
    • /
    • 2005.10a
    • /
    • pp.506-508
    • /
    • 2005
  • In general, organic TFTs are comprised of four components: gate electrode, gate dielectric, organic active semiconductor layer, and source and drain contacts. The TFT current, in turn, is typically determined by channel length and width, carrier field effect mobility, gate dielectric thickness and permittivity, contact resistance, and biasing conditions. More recently, a number of techniques and processes have been introduced to the fabrication of OTFT circuits and displays that aim specifically at reduced fabrication cost. These include microcontact printing for the patterning of metals and dielectrics, the use of photochemically patterned insulating and conducting films, and inkjet printing for the selective deposition of contacts and interconnect pattern. In the fabrication of organic TFTs, microcontact printing has been used to pattern gate electrodes, gate dielectrics, and source and drain contacts with sufficient yield to allow the fabrication of transistors. We were fabricated a pentacene OTFTs on flexible PEN film. Au/Cr was used for the gate electrode, parylene-c was deposited as the gate dielectric, and Au/Cr was chosen for the source and drain contacts; were all deposited by ion-beam sputtering and patterned by microcontact printing and lift-off process. Prior to the deposition of the organic active layer, the gate dielectric surface was treated with octadecyltrichlorosilane(OTS) from the vapor phase. To complete the device, pentacene was deposited by thermal evaporation and patterned using a parylene-c layer. The device was shown that the carrier field effect mobility, the threshold voltage, the subthreshold slope, and the on/off current ratio were improved.

  • PDF

An Accurate Small Signal Modeling of Cylindrical/Surrounded Gate MOSFET for High Frequency Applications

  • Ghosh, Pujarini;Haldar, Subhasis;Gupta, R.S.;Gupta, Mridula
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.12 no.4
    • /
    • pp.377-387
    • /
    • 2012
  • An intrinsic small signal equivalent circuit model of Cylindrical/Surrounded gate MOSFET is proposed. Admittance parameters of the device are extracted from circuit analysis and intrinsic circuit elements are presented in terms of real and imaginary parts of the admittance parameters. S parameters are then evaluated and justified with the simulated data extracted from 3D device simulation.

저온 증착된 게이트 절연막의 안정성 향상을 위한 플라즈마 처리

  • Choe, U-Jin;Jang, Gyeong-Su;Baek, Gyeong-Hyeon;An, Si-Hyeon;Park, Cheol-Min;Jo, Jae-Hyeon;Lee, Jun-Sin
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 2011.08a
    • /
    • pp.342-342
    • /
    • 2011
  • 산화막은 반도체 공정 중 가장 핵심적이며 기본적인 물질이다. 반도체 소자에서 내부의 캐리어들의 이동을 막고 전기를 절연시켜주는 절연체로서 역할을 하게 된다. 실제로 제작된 산화막에서는 dangling bond 혹은 내부에 축적되는 charge들의 의해 leakage가 생기게 되고 그에 따라 산화막의 특성은 저하되게 된다. 내부에서 특성을 저하시키는 defect을 감소시키기 위해 Plasma Treatment에 따른 특성변화를 관찰하였다. 본 연구에서는 최적화 시킨 Flexible TFT제작을 위해 저온에서 Silicon Oxide로 형성한 Gate Insulator에 각각 N2O, H2, NH3가스를 주입 후 Plasma처리를 하였다. 특성화 시킨 Gate Insulator를 이용하여 MIS(Metal-Insulator-Semiconductor)구조를 제작 후 C-V curve특성변화, Dit의 감소, Stress bias에 따른 stability를 확인 하였다.

  • PDF

Suppression of Boron Penetration into Gate Oxide using Amorphous Si on $p^+$ Si Gated Structure (비정질 실리론 게이트 구조를 이용한 게이트 산화막내의 붕소이온 침투 억제에 관한 연구)

  • Lee, U-Jin;Kim, Jeong-Tae;Go, Cheol-Gi;Cheon, Hui-Gon;O, Gye-Hwan
    • Korean Journal of Materials Research
    • /
    • v.1 no.3
    • /
    • pp.125-131
    • /
    • 1991
  • Boron penetration phenomenon of $p^{+}$ silicon gate with as-deposited amorphous or polycrystalline Si upon high temperature annealing was investigated using high frequency C-V (Capacitance-Volt-age) analysis, CCST(Constant Current Stress Test), TEM(Transmission Electron Microscopy) and SIMS(Secondary Ion Mass Spectroscopy), C-V analysis showed that an as-deposited amorphous Si gate resulted in smaller positive shifts in flatband voltage compared wish a polycrystalline Si gate, thus giving 60-80 percent higher charge-to-breakdown of gate oxides. The reduced boron penetration of amorphous Si gate may be attributed to the fewer grain boundaries available for boron diffusion into the gate oxide and the shallower projected range of $BF_2$ implantation. The relation between electron trapping rate and flatband voltage shift was also discussed.

  • PDF

An Experimental Study on the Threshold Voltage and Punchthrough Voltage Reduction in Short-Channel NMOS Transistors (채널의 길이가 짧은 NMOS 트랜지스터의 Threshold 전압과 Punchthrough 전압의 감소에 관한 실험적연구)

  • Lee, Won-Sik;Im, Hyeong-Gyu;Kim, Bo-U
    • Journal of the Korean Institute of Telematics and Electronics
    • /
    • v.20 no.2
    • /
    • pp.1-6
    • /
    • 1983
  • The reduction of threshold voltage and punchthrough voltage of short channel MOS transistors has been measured experimentally with silicon gate NMOS transistors. The effects of the gate oxide thickness and substrate doping concentration on the threshold voltage and punch-through voltage have also been measured with sample devices with boron implantation and gate oxide thickness of 50 nm and 70 nm. Hot electron emission has been measured by floating gate method for the samples with 3 ${\mu}{\textrm}{m}$ channel length. It has been concluded from this measurement that hot electron emission is not significant for the channel length of 3${\mu}{\textrm}{m}$.

  • PDF

Electrical Characteristics of the Dual Gate Emitter Switched Thyristor (Dual Gate Emitter Switched Thyristor의 전기적 특성)

  • Kim, Nam-Soo;Lee, Eung-Rae;Cui, Zhi-Yuan;Kim, Yeong-Seuk;Kim, Kyoung-Won;Ju, Byeong-Kwon
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.18 no.5
    • /
    • pp.401-406
    • /
    • 2005
  • Two dimensional MEDICI simulator is used to study the electrical characteristics of Dual Gate Emitter Switched Thyristor. The simulation is done in terms of the current-voltage characteristics with the variations of p-base impurity concentrations and current flow. Compared with the other power devices such as MOS Controlled Cascade Thyristor(MCCT), Conventional Emitter Switched Thyristor(C-EST) and Dual Channel Emitter Switched Thyristor(DC-EST), Dual Gate Emitter Switched Thyristor(DG-EST) shows to have tile better electrical characteristics, which is the high latch-up current density and low forward voltage-drop. The proposed DG-EST which has a non-planer u-base structure under the floating N+ emitter indicates to have the better characteristics of latch-up current and breakover voltage in spite of the same turn-off characteristics.