• Title/Summary/Keyword: Tsuprem4

Search Result 24, Processing Time 0.021 seconds

A Study on Lateral Distribution of Implanted Ions in Silicon

  • Jung, Won-Chae;Kim, Hyung-Min
    • Transactions on Electrical and Electronic Materials
    • /
    • v.7 no.4
    • /
    • pp.173-179
    • /
    • 2006
  • Due to the limitations of the channel length, the lateral spread for two-dimensional impurity distributions is critical for the analysis of devices including the integrated complementary metal oxide semiconductor (CMOS) circuits and high frequency semiconductor devices. The developed codes were then compared with the two-dimensional implanted profiles measured by transmission electron microscope (TEM) as well as simulated by a commercial TSUPREM4 for verification purposes. The measured two-dimensional TEM data obtained by chemical etching-method was consistent with the results of the developed analytical model, and it seemed to be more accurate than the results attained by a commercial TSUPREM4. The developed codes can be applied on a wider energy range $(1KeV{\sim}30MeV)$ than a commercial TSUPREM4 of which the maximum energy range cannot exceed 1MeV for the limited doping elements. Moreover, it is not only limited to diffusion process but also can be applied to implantation due to the sloped and nano scale structure of the mask.

Computer Modeling and characteristics of MFMIS devices Using Ferroelectric PZT Thin Film (강유전체 PZT박막을 이용한 MFMIS소자의 모델링 및 특성에 관한 시뮬레이션 연구)

  • 국상호;박지온;문병무
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.13 no.3
    • /
    • pp.200-205
    • /
    • 2000
  • This paper describes the structure modeling and operation characteristics of MFMIS(metal-ferroelectric-metal-insulator-semiconductor) device using the Tsuprem4 which is a semiconductor device tool by Avanti. MFMIS device is being studied for nonvolatile memory application at various semiconductor laboratory but it is difficult to fabricate and analyze MFMIS devices using the semiconductor simulation tool: Tsuprem4, medici and etc. So the new library and new materials parameters for adjusting ferroelectric material and platinum electrodes in the tools are studied. In this paper structural model and operation characteristics of MFMIS devices are measured, which can be easily adopted to analysis of MFMIS device for nonvolatile memory device application.

  • PDF

Analysis of one- and two-dimensional boron distribution in implanted $BF_2$ silicon (실리콘에 $BF_2$로 이온주입후에 Boron 이온의 일차원 및 이차원적인 분포해석)

  • Jung, Won-Chae
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2006.11a
    • /
    • pp.99-100
    • /
    • 2006
  • $BF_2$ molecule 이온주입은 ULSI기술에 있어서 ultra shallow 정합형성을 위해고 P-MOS를 제작하는데 매우 유용한 기술이다. 주입된 boron 이온의 분포를 위해서 $0.05{\mu}m$ 나노스케일의 마스크사이즈의 패턴에 이온 주입한 결과를 일차원적인 분포해석을 위해서 UT-Marlowe tool을 사용하여 gauss 및 pearson 모델의 도핑분포를 나타내었다. 또한 이 데이터를 TSUPREM4에 적용하여 이차원적인 도핑분포와 열처리 후에 boron의 gauss 및 pearson의 모델의 도핑분포를 본 논문에 나타내었다.

  • PDF

Investigation of Optimal Channel Doping Concentration for 0.1\;μm SOI-MOSFET by Process and Device Simulation ([ 0.1\;μm ] SOI-MOSFET의 적정 채널도핑농도에 관한 시뮬레이션 연구)

  • Choe, Kwang-Su
    • Korean Journal of Materials Research
    • /
    • v.18 no.5
    • /
    • pp.272-276
    • /
    • 2008
  • In submicron MOSFET devices, maintaining the ratio between the channel length (L) and the channel depth (D) at 3 : 1 or larger is known to be critical in preventing deleterious short-channel effects. In this study, n-type SOI-MOSFETs with a channel length of $0.1\;{\mu}m$ and a Si film thickness (channel depth) of $0.033\;{\mu}m$ (L : D = 3 : 1) were virtually fabricated using a TSUPREM-4 process simulator. To form functioning transistors on the very thin Si film, a protective layer of $0.08\;{\mu}m$-thick surface oxide was deposited prior to the source/drain ion implantation so as to dampen the speed of the incoming As ions. The p-type boron doping concentration of the Si film, in which the device channel is formed, was used as the key variable in the process simulation. The finished devices were electrically tested with a Medici device simulator. The result showed that, for a given channel doping concentration of $1.9{\sim}2.5\;{\times}\;10^{18}\;cm^{-3}$, the threshold voltage was $0.5{\sim}0.7\;V$, and the subthreshold swing was $70{\sim}80\;mV/dec$. These value ranges are all fairly reasonable and should form a 'magic region' in which SOI-MOSFETs run optimally.

A Study on the Reduction of Current Kink Effect in NMOSFET SOI Device (NMOSFET SOI 소자의 Current Kink Effect 감소에 관한 연구)

  • Han, Myoung-Seok;Lee, Chung-Keun;Hong, Shin-Nam
    • Journal of the Korean Institute of Telematics and Electronics T
    • /
    • v.35T no.2
    • /
    • pp.6-12
    • /
    • 1998
  • Thin film SOI(Silicon-on-insulator) device offer unique advantages such as reduction in short channel effects, improvement of subthreshold slope, higher mobility, latch-up free nature, and so on. But these devices exhibit floating-body effet such as current kink which inhibits the proper device operation. In this paper, the SOI NMOSFET with a T-type gate structure is proposed to solve the above problem. To simulate the proposed device with TSUPREM-4, the part of gate oxide was considered to be 30nm thicker than the normal gate oxide. The I-V characteristics were simulated with 2D MEDICI. Since part of gate oxide has different oxide thickness, the gate electric field strength is not same throughout the gate and hence the impact ionization current is reduced. The current kink effect will be reduced as the impact ionization current drop. The reduction of current kink effect for the proposed device structure were shown using MEDICI by the simulation of impact ionization current, I-V characteristics, and hole current distribution.

  • PDF

An SOI LDMOS with Graded Gate and Recessed Source (경사진 게이트를 갖는 Recessed Source SOI LDMOS)

  • Kim, Chung-Hee;Choi, Yearn-Ik;Chung, Sang-Koo
    • Proceedings of the KIEE Conference
    • /
    • 2001.07c
    • /
    • pp.1451-1453
    • /
    • 2001
  • An SOI(Silicon-On-Insulator) LD(Lateral Double-diffused)MOS with graded gate and recessed source is proposed. The proposed structure can increase the breakdown voltage by reducing the electric field crowding at the edge of gate. Simulation results by TSUPREM4 and MEDICI have shown that the breakdown voltage of proposed device was found to be 52 V while that of conventional device was 45 V. At the same breakdown voltage of 45 V, the on-resistance of the LDMOS with graded gate and recessed source was 14.4 % lower than that of conventional structure.

  • PDF

Optimal Design of Trench Power MOSFET for Mobile Application

  • Kang, Ey Goo
    • Transactions on Electrical and Electronic Materials
    • /
    • v.18 no.4
    • /
    • pp.195-198
    • /
    • 2017
  • This research analyzed the electrical characteristics of an 80 V optimal trench power MOSFET (metal oxide field effect transistor) for mobile applications. The power MOSFET is a fast switching device in fields with low voltage(<100 V) such as mobile application. Moreover, the power MOSFET is a major carrier device that is not minor carrier accumulation when the device is turned off. We performed process and device simulation using TCAD tools such as MEDICI and TSUPREM. The electrical characteristics of the proposed trench gate power MOSFET such as breakdown voltage and on resistance were compared with those of the conventional power MOSFET. Consequently, we obtained breakdown voltage of 100 V and low on resistance of $130m{\Omega}$. The proposed power MOSFET will be used as a switch in batteries of mobile phones and note books.

A Design of 2.5kV Power IGBT for High Power (2.5kV급 Power IGBT 소자의 설계 및 제작에 관한 연구)

  • Kang, Ey-Goo;Ann, Byoung-Sup;Nam, Tae-Jin;Kim, Bum-June;Lee, Young-Hon;Chung, Hun-Suk
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2009.06a
    • /
    • pp.143-143
    • /
    • 2009
  • 본 논문은 2500V급 planar type의 NPT(Nun-Punch Through)형 IGBT설계 및 제작에 앞서 IGBT(Insulated Gate Bipolar Transistor)소자가 갖는 구조적 변수가 전기적 특성 (Breakdown Voltage, Turnoff Time, Saturation Voltage, 등)결과에 미치는 영향을 분석하여 IGBT 소자가 갖는 구조적 손실을 최적화 하는데 목표를 두었다. 최적화의 진행은 공정 시뮬레이터인 Tsuprem4와 디바이스 분석 시뮬레이터인 MEDICI를 이용하여 소자가 갖는 각각의 parameter값이 전기적 특성에 미치는 영향을 분석함으로 진행 되어졌으며, 향후 고속철 등과 같은 대용량 산업에 기여할 것으로 판단된다.

  • PDF

A Study on the Current Kink Effect in NMOSFET SOI Device with the Varying Gate Oxide Thickness (NMOSFET SOI 소자에서 부분적 게이트 산화막 두께 변화에 의한 돌연 전류 효과 고찰)

  • 한명석;이충근홍신남
    • Proceedings of the IEEK Conference
    • /
    • 1998.10a
    • /
    • pp.545-548
    • /
    • 1998
  • Thin film SOI(Silicon-On-Insulator) devices exhibit floating body effect. In this paper, SOI NMOSFET is proposed to solve this problem. Some part of gate oxide was considered to be 30nm~80nm thicker than the other normal gate oxide and simulated with TSUPREM-4. The I-V characteristics were simulated with 2D MEDICI mesh. Since part of gate oxide has different oxide thickness in proposed device, the gate electric field strength is not the same throught the gate and consequently the reduction of current kink effect is occurred.

  • PDF

A Study on DIBL Characteristics in Deep Sub-Half Micron PMOSFETs (Deep Sub-Half Micron PMOSFETs의 DIBL 특성에 관한 연구)

  • 신희갑;류찬영;이철인;서용진;김태형;장의구
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 1995.11a
    • /
    • pp.232-235
    • /
    • 1995
  • To improve the DIBL characteristics of deep sub micron BC PMOSFETs, the methods of DCI(Deep Channel Implantation) and Hale Implantation have been reported. In this study, using the process simulator TSUPREM4, we simulated the 0.25$\mu\textrm{m}$ and 0.45$\mu\textrm{m}$ gate length BC PMOSFETs applying the both methods to improve the DIBL characteristics, and their electric characteristics were compared to find the mothod suitable far deep sub-half micron BC PMOSFETs, using the device simulator MEDICI. So we found out that the method of Halo Implantation could be applied to deep sub-half micron BC PMOSFETs for 255 Mbit DRAM.

  • PDF