• Title/Summary/Keyword: TFTs (Thin film transistors)

Search Result 384, Processing Time 0.028 seconds

Effect of gate electrode material on electrical characteristics of a-IGZO thin-film transistors (게이트 전극 물질이 a-IGZO 박막트랜지스터의 전기적 특성에 미치는 영향)

  • Oh, Hyungon;Cho, Kyoungah;Kim, Sangsig
    • Journal of IKEEE
    • /
    • v.21 no.2
    • /
    • pp.170-173
    • /
    • 2017
  • In this study, we fabricate amorphous indium gallium zinc oxide (a-IGZO) thin-film transistors (TFTs) with three different gate electrode materials of Al, Mo and Pt on plastic substrates and investigate their electrical characteristics. Compared to an a-IGZO TFT with Al gate electrode, the threshold voltage of an a-IGZO TFT with a Pt electrode decreases from -4.2 to -0.3 V. and the filed-effect mobility is improved from 15.8 to $22.1cm^2/V{\cdot}s$. The threshold voltage shift of the TFT is affected by the difference between the work function of the gate electrode and the Fermi energy of the channel layer. Moreover, the Pt gate electrode is considered to be the suitable material in terms of the electrical characteristics of the TFT. In addition, an description on an a-IGZO TFT with a Mo electrode will be given here.

Annealing temperature dependence on the positive bias stability of IGZO thin-film transistors

  • Shin, Hyun-Soo;Ahn, Byung-Du;Rim, You-Seung;Kim, Hyun-Jae
    • Journal of Information Display
    • /
    • v.12 no.4
    • /
    • pp.209-212
    • /
    • 2011
  • The threshold voltage shift (${\Delta}V_{th}$) under positive-voltage bias stress (PBS) of InGaZnO (IGZO) thin-film transistors (TFTs) annealed at different temperatures in air was investigated. The dramatic degradation of the electrical performance was observed at the sample that was annealed at $700^{\circ}C$. The degradation of the saturation mobility (${\mu}_{sat}$) resulted from the diffusion of indium atoms into the interface of the IGZO/gate insulator after crystallization, and the degradation of the subthreshold slope (S-factor) was due to the increase in the interfacial and bulk trap density. In spite of the degradation of the electrical performance of the sample that was annealed at $700^{\circ}C$, it showed a smaller ${\Delta}V_{th}$ under PBS conditions for $10^4$ s than the samples that were annealed at $500^{\circ}C$, which is attributed to the nanocrystal-embedded structure. The sample that was annealed at $600^{\circ}C$ showed the best performance and the smallest ${\Delta}V_{th}$ among the fabricated samples with a ${\mu}_{sat}$ of $9.38cm^2/V$ s, an S-factor of 0.46V/decade, and a ${\Delta}V_{th}$ of 0.009V, which is due to the passivation of the defects by high thermal annealing without structural change.

Changes of dielectric surface state In organic TFTs on flexible substrate (유연한 기판상의 유기 트랜지스터의 절연 표면층 상태 변화에 의한 전기적 특성 향상)

  • Kim, Jong-Moo;Lee, Joo-Woo;Kim, Young-Min;Park, Jung-Soo;Kim, Jae-Gyeong;Jang, Jin;Oh, Myung-Hwan;Ju, Byeong-Kwon
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2004.05a
    • /
    • pp.86-89
    • /
    • 2004
  • Organic thin film transistors (OTFTs) are fabricated on the plastic substrate through 4-level mask process without photolithographic patterning to yield the simple fabrication process. And we herewith report for the effect of dielectric surface modification on the electrical characteristics of OTFTs. The KIST-JM-1 as an organic molecule for the surface modification is deposited onto the surface of zirconium oxide $(ZrO_2)$ gate dielectric layer. In this work, we have examined the dependence of electrical performance on the interface surface state of gate dielectric/pentacene, which may be modified by chemical properties in the gate dielectric surface.

  • PDF

Comparative Analysis on Positive Bias Stress-Induced Instability under High VGS/Low VDS and Low VGS/High VDS in Amorphous InGaZnO Thin-Film Transistors

  • Kang, Hara;Jang, Jun Tae;Kim, Jonghwa;Choi, Sung-Jin;Kim, Dong Myong;Kim, Dae Hwan
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.15 no.5
    • /
    • pp.519-525
    • /
    • 2015
  • Positive bias stress-induced instability in amorphous indium-gallium-zinc-oxide (a-IGZO) bottom-gate thin-film transistors (TFTs) was investigated under high $V_{GS}$/low $V_{DS}$ and low $V_{GS}$/high $V_{DS}$ stress conditions through incorporating a forward/reverse $V_{GS}$ sweep and a low/high $V_{DS}$ read-out conditions. Our results showed that the electron trapping into the gate insulator dominantly occurs when high $V_{GS}$/low $V_{DS}$ stress is applied. On the other hand, when low $V_{GS}$/high $V_{DS}$ stress is applied, it was found that holes are uniformly trapped into the etch stopper and electrons are locally trapped into the gate insulator simultaneously. During a recovery after the high $V_{GS}$/low $V_{DS}$ stress, the trapped electrons were detrapped from the gate insulator. In the case of recovery after the low $V_{GS}$/high $V_{DS}$ stress, it was observed that the electrons in the gate insulator diffuse to a direction toward the source electrode and the holes were detrapped to out of the etch stopper. Also, we found that the potential profile in the a-IGZO bottom-gate TFT becomes complicatedly modulated during the positive $V_{GS}/V_{DS}$ stress and the recovery causing various threshold voltages and subthreshold swings under various read-out conditions, and this modulation needs to be fully considered in the design of oxide TFT-based active matrix organic light emitting diode display backplane.

Sensitive Characteristics of Hot Carriers by Bias Stress in Hydrogenated n-chnnel Poly-silicon TFT (수소 처리시킨 N-채널 다결정 실리콘 TFT에서 스트레스인가에 의한 핫캐리어의 감지 특성)

  • Lee, Jong-Kuk;Lee, Yong-Jae
    • Journal of Sensor Science and Technology
    • /
    • v.12 no.5
    • /
    • pp.218-224
    • /
    • 2003
  • The devices of n-channel poly silicon thin film transistors(TFTs) hydrogenated by plasma, $H_2$ and $H_2$/plasma processes are fabricated. The carriers sensitivity characteristics are analyzed with voltage bias stress at the gate oxide. The parametric sensitivity characteristics caused by electrical stress conditions in hydrogenated devices are investigated by measuring the drain current, threshold voltage($V_{th}$), subthreshold slope(S) and maximum transconductance($G_m$) values. As a analyzed results, the degradation characteristics in hydrogenated n-channel polysilicon thin film transistors are mainly caused by the enhancement of dangling bonds at the poly-Si/$SiO_2$ interface and the poly-Si grain boundary due to dissolution of Si-H bonds. The generation of traps in gate oxide are mainly dued to hot electrons injection into the gate oxide from the channel region.

Study on the Electrical Characteristics of Solution-processed ZrInZnO Thin-film Transistors (액상공정으로 제작된 ZrInZnO 박막 트랜지스터의 전기적 특성에 관한 연구)

  • Jeong, Tae-Hoon;Kim, Si-Joon;Yoon, Doo-Hyun;Jeong, Woong-Hee;Kim, Dong-Lim;Lim, Hyun-Soo;Kim, Hyun-Jae
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.24 no.6
    • /
    • pp.458-462
    • /
    • 2011
  • Soution-processed ZrInZnO (ZIZO) thin-film transistors (TFTs) with varying Zr content were fabricated. The ZIZO TFT (Zr=20 at. %/Zn) has an optimal performance with the saturation field effect mobility of 0.77 $cm^2/Vs$, the threshold voltage (Vth) of 2.1 V, the on/off ratio of $4.95{\times}10^6$, and subthreshold swing (S.S) of 0.73 V/decade. Using this optimized ZIZO TFT, the positive and negative gate bias stress according to annealing temperature was also investigated. While the Vth shifts dramatically after 1,000 s of both gate bias stresses, variations in the S.S are negligible. It suggests that electrons or holes are tem porarily trapped in the gate insulator, the semiconductor, or the interface between both layers.

The Characteristics of High Temperature Crystallized Poly-Si for Thin Film Transistor Application (박막트랜지스터 응용을 위한 고온 결정화된 다결정실리콘의 특성평가)

  • 김도영;심명석;서창기;이준신
    • The Transactions of the Korean Institute of Electrical Engineers C
    • /
    • v.53 no.5
    • /
    • pp.237-241
    • /
    • 2004
  • Amorphous silicon (a-Si) films are used in a broad range of solar cell, flat panel display, and sensor. Because of the greater ease of deposition and lower processing temperature, thin films are widely used for thin film transistors (TFTs). However, they have lower stability under the exposure of visible light and because of their low field effect mobility ($\mu$$_{FE}$ ) , less than 1 c $m^2$/Vs, they require a driving IC in the external circuits. On the other hand, polycrystalline silicon (poly-Si) thin films have superiority in $\mu$$_{FE}$ and optical stability in comparison to a-Si film. Many researches have been done to obtain high performance poly-Si because conventional methods such as excimer laser annealing, solid phase crystallization and metal induced crystallization have several difficulties to crystallize. In this paper, a new crystallization process using a molybdenum substrate has been proposed. As we use a flexible substrate, high temperature treatment and roll-to-roll process are possible. We have used a high temperature process above 75$0^{\circ}C$ to obtain poly-Si films on molybdenum substrates by a rapid thermal annealing (RTA) of the amorphous silicon (a-Si) layers. The properties of high temperature crystallized poly-Si studied, and poly-Si has been used for the fabrication of TFT. By this method, we are able to achieve high crystal volume fraction as well as high field effect mobility.

Non volatile memory device using mobile proton in gate insulator by hydrogen neutral beam treatment

  • Yun, Jang-Won;Jang, Jin-Nyeong;Hong, Mun-Pyo
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 2015.08a
    • /
    • pp.192.1-192.1
    • /
    • 2015
  • We demonstrated the nonvolatile memory functionality of nano-crystalline silicon (nc-Si) and InGaZnOxide (IGZO) thin film transistors (TFTs) using mobile protons that are generated by very short time hydrogen neutral beam (H-NB) treatment in gate insulator (SiO2). The whole memory fabrication process kept under $50^{\circ}C$ (except SiO2 deposition process; $300^{\circ}C$). These devices exhibited reproducible hysteresis, reversible switching, and nonvolatile memory behaviors in comparison with those of the conventional FET devices. We also executed hydrogen treatment in order to figure out the difference of mobile proton generation between PECVD and H-NB CVD that we modified. Our study will further provide a vision of creating memory functionality and incorporating proton-based storage elements onto a probability of next generation flexible memorable electronics such as low power consumption flexible display panel.

  • PDF

열처리에 따른 a-IGZO 소자의 전기적 특성과 조성 분포

  • Gang, Ji-Yeon;Lee, Tae-Il;Myeong, Jae-Min
    • Proceedings of the Materials Research Society of Korea Conference
    • /
    • 2011.10a
    • /
    • pp.43.1-43.1
    • /
    • 2011
  • Hydrogenated amorphous Si (a-Si:H), low temperature poly Si (LTPS) 등 기존 thin film transistors (TFTs)에 사용되던 채널 물질을 대체할 재료로써 다양한 연구가 진행되고 있는 amorphous indium-gallium-zinc-oxide (a-IGZO)는 TFT에 적용하였을 때 뛰어난 전기적 특성과 재연성을 나타낼 뿐만 아니라 넓은 밴드갭을 가져 투명소자로도 응용이 가능하다. 본 연구에서는 a-IGZO의 열처리에 따른 소자의 전기적 특성과 조성 분포의 관계를 확인하기 위해 다음과 같이 실험을 진행하였다. Si/SiO2 기판 위에 DC sputter를 이용하여 IGZO를 증착하고 $350^{\circ}C$에서 열처리를 한 후 evaporator로 Al 전극을 형성시켰다. 이 때 전기적 특성의 변화를 비교하기 위해 열처리 한 샘플과 열처리 하지 않은 샘플에 대해 I-V 특성을 측정하였고, 채널 내부의 조성 분포 변화를 transmission electron microscopy (TEM)의 energy dispersive spectrometer (EDS)를 이용하여 관찰하였다. 그 결과 열처리 된 a-IGZO 채널 층의 산소 비율이 감소하였으며 전체적인 조성이 고르게 분포 되었고 전기적 특성은 향상되었다.

  • PDF

6 Mask LTPS CMOS Technology for AMLCD Application

  • Park, Soo-Jeong;Lee, Seok-Woo;Baek, Myoung-Kee;Yoo, Yong-Su;Kim, Chang-Yeon;Kim, Chang-Dong;Kang, In-Byeong
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 2007.08b
    • /
    • pp.1071-1074
    • /
    • 2007
  • 6Mask CMOS process in low temperature polycrystalline silicon thin film transistors (poly-Si TFTs) has been developed and verified by manufacturing a 6Mask CMOS AMLCD panel. The novel 6Mask CMOS process is realized by eliminating the storage mask, gate mask and via open mask of conventional structure.

  • PDF