• Title/Summary/Keyword: Switched capacitors

Search Result 65, Processing Time 0.024 seconds

A Development of Monitoring and Control System for Improved the Voltage Stability in the Power System (전력계통의 전압안정도향상을 위한 감시제어시스템 개발)

  • Lee, Hyun-Chul;Jeoung, Ki-Suk;Park, Ji-Ho;Baek, Young-Sik
    • The Transactions of The Korean Institute of Electrical Engineers
    • /
    • v.62 no.4
    • /
    • pp.437-443
    • /
    • 2013
  • This paper was developed a monitoring and control system to use reactive power control algorithm. This algorithm could be improved voltage stability in power system. This method was controlled the voltage for stability improvement, effective usage of reactive power, and the increase of the power quality. PMS(Power Management System) has been calculate voltage sensitivity, and control reactive power compensation device. The voltage control was used to the FACTS, MSC/MSR(Mechanically Switched Capacitors/Reactors), and tap of transformer in power system. The reactive power devices in power system were control by voltage sensitivity ranking of each bus. Also, to secure momentary reactive power, it had been controlled as the rest of reactive power in the each bus. In here, reactive power has been MSC/MSR. The simulation result, First control was voltage control as fast response control of FACTS. Second control was voltage control through the necessary reactive power calculation as slow response control of MSR/MSR. Third control was secured momentary reactive reserve power. This control was method by cooperative control between FACTS and MSR/MSC. Therefore, the proposed algorithm was had been secured the suitable reactive reserve power in power system.

The Incremental Delta-Sigma ADC for A Single-Electrode Capacitive Touch Sensor (단일-극 커패시터 방식의 터치센서를 위한 Incremental 델타-시그마 아날로그-디지털 변환기 설계)

  • Jung, Young-Jae;Roh, Jeong-Jin
    • Journal of IKEEE
    • /
    • v.17 no.3
    • /
    • pp.234-240
    • /
    • 2013
  • This paper presents an incremental delta-sigma analog-to-digital converter (ADC) for a single-electrode capacitive touch sensor. The second-order cascade of integrators with distributed feedback (CIFB) delta-sigma modulator with 1-bit quantization was fabricated by a $0.18-{\mu}m$ CMOS process. In order to achieve a wide input range in this incremental delta-sigma analog-to-digital converter, the shielding signal and the digitally controlled offset capacitors are used in front of a converter. This circuit operated at a supply voltage of 2.6 V to 3.7 V, and is suitable for single-electrode capacitive touch sensor for ${\pm}10-pF$ input range with sub-fF resolution.

A Reconfigurable Spatial Moving Average Filter in Sampler-Based Discrete-Time Receiver (샘플러 기반의 수신기를 위한 재구성 가능한 이산시간 공간상 이동평균 필터)

  • Cho, Yong-Ho;Shin, Soo-Hwan;Kweon, Soon-Jae;Yoo, Hyung-Joun
    • Journal of the Institute of Electronics and Information Engineers
    • /
    • v.49 no.10
    • /
    • pp.169-177
    • /
    • 2012
  • A non-decimation second-order spatial moving average (SMA) discrete-time (DT) filter is proposed with reconfigurable null frequencies. The filter coefficients are changeable, and it can be controlled by switching sampling capacitors. So, interferers can be rejected effectively by flexible nulls. Since it operates without decimation, it does not change the sample rate and aliasing problem can be avoided. The filter is designed with variable weight of coefficients as $1:{\alpha}:1$ where ${\alpha}$ varies from 1 to 2. This corresponds to the change of null frequencies within the range of fs/3~fs/2 and fs/2~2fs/3. The proposed filter is implemented in the TSMC 0.18-${\mu}m$ CMOS process. Simulation shows that null frequencies are changeable in the range of 0.38~0.49fs and 0.51~0.62fs.

A Low Area and High Efficiency SMPS with a PWM Generator Based on a Pseudo Relaxation-Oscillating Technique (Pseudo Relaxation-Oscillating 기법의 PWM 발생기를 이용한 저면적, 고효율 SMPS)

  • Lim, Ji-Hoon;Wee, Jae-Kyung;Song, Inchae
    • Journal of the Institute of Electronics and Information Engineers
    • /
    • v.50 no.11
    • /
    • pp.70-77
    • /
    • 2013
  • We suggest a low area and high efficiency switched-mode power supply (SMPS) with a pulse width modulation (PWM) generator based on a pseudo relaxation-oscillating technique. In the proposed circuit, the PWM duty ratio is determined by the voltage slope control of an internal capacitor according to amount of charging current in a PWM generator. Compared to conventional SMPSs, the proposed control method consists of a simple structure without the filter circuits needed for an analog-controlled SMPS or the digital compensator used by a digitally-controlled SMPS. The proposed circuit is able to operate at switching frequency of 1MHz~10MHz, as this frequency can be controlled from the selection of one of the internal capacitors in a PWM generator. The maximum current of the core circuit is 2.7 mA, and the total current of the entire circuit including output buffer driver is 15 mA at 10 MHz switching frequency. The proposed SMPS has a simulated maximum ripple voltage of 7mV. In this paper, to verify the operation of the proposed circuit, we performed simulation using Dongbu Hitek BCD $0.35{\mu}m$ technology and measured the proposed circuit.

A 10b 200MS/s 75.6mW $0.76mm^2$ 65nm CMOS Pipeline ADC for HDTV Applications (HDTV 응용을 위한 10비트 200MS/s 75.6mW $0.76mm^2$ 65nm CMOS 파이프라인 A/D 변환기)

  • Park, Beom-Soo;Kim, Young-Ju;Park, Seung-Jae;Lee, Seung-Hoon
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.46 no.3
    • /
    • pp.60-68
    • /
    • 2009
  • This work proposes a 10b 200MS/s 65nm CMOS ADC for high-definition video systems such as HDTV requiring high resolution and fast operating speed simultaneously. The proposed ADC employs a four-step pipeline architecture to minimize power consumption and chip area. The input SHA based on four capacitors reduces the output signal range from $1.4V_{p-p}$ to $1.0V_{p-p}$ considering high input signal levels at a low supply voltage of 1.2V. The proposed three-stage amplifiers in the input SHA and MDAC1 overcome the low output resistance problem as commonly observed in a 65nm CMOS process. The proposed multipath frequency-compensation technique enables the conventional RNMC based three-stage amplifiers to achieve a stable operation at a high sampling rate of 200MS/s. The conventional switched-bias power-reduction technique in the sub-ranging flash ADCs further reduces power consumption while the reference generator integrated on chip with optional off-chip reference voltages allows versatile system a locations. The prototype ADC in a 65nm CMOS technology demonstrates a measured DNL and INL within 0.19LSB and 0.61LSB, respectively. The ADC shows a maximum SNDR of 54.BdB and 52.4dB and a maximum SFDR of 72.9dB and 64.8dB at 150MS/S and 200MS/s, respectively. The proposed ADC occupies an active die area of $0.76mm^2$ and consumes 75.6mW at a 1.2V supply voltage.