• Title/Summary/Keyword: Si wafer Surface

Search Result 408, Processing Time 0.023 seconds

Change of Surface and Electrical Characteristics of Silicon Wafer by Wet Etching(1) - Surface Morphology Changes as a Function of HF Concentration - (습식 식각에 의한 실리콘 웨이퍼의 표면 및 전기적 특성변화(1) - 불산 농도에 따른 표면형상 변화 -)

  • Kim, Jun-Woo;Kang, Dong-Su;Lee, Hyun-Yong;Lee, Sang-Hyeon;Ko, Seong-Woo;Roh, Jae-Seung
    • Korean Journal of Materials Research
    • /
    • v.23 no.6
    • /
    • pp.316-321
    • /
    • 2013
  • The electrical properties and surface morphology changes of a silicon wafer as a function of the HF concentration as the wafer is etched were studied. The HF concentrations were 28, 30, 32, 34, and 36 wt%. The surface morphology changes of the silicon wafer were measured by an SEM ($80^{\circ}$ tilted at ${\times}200$) and the resistivity was measured by assessing the surface resistance using a four-point probe method. The etching rate increased as the HF concentration increased. The maximum etching rate 27.31 ${\mu}m/min$ was achieved at an HF concentration of 36 wt%. A concave wave formed on the wafer after the wet etching process. The size of the wave was largest and the resistivity reached 7.54 $ohm{\cdot}cm$ at an 30 wt% of HF concentration. At an HF concentration of 30 wt%, therefore, a silicon wafer should have good joining strength with a metal backing as well as good electrical properties.

Eliminating Voids in Direct Bonded Si/Si3N4‖SiO2/Si Wafer Pairs Using a Fast Linear Annealing (직접접합 실리콘/실리콘질화막//실리콘산화막/실리콘 기판쌍의 선형가열에 의한 보이드 결함 제거)

  • Jung Youngsoon;Song Ohsung;Kim Dugjoong;Joo Youngcheol
    • Korean Journal of Materials Research
    • /
    • v.14 no.5
    • /
    • pp.315-321
    • /
    • 2004
  • The void evolution in direct bonding process of $Si/Si_3$$N_4$$SiO_2$/Si silicon wafer pairs has been investigated with an infrared camera. The voids that formed in the premating process grew in the conventional furnace annealing process at a temperature of $600^{\circ}C$. The voids are never shrunken even with the additional annealing process at the higher temperatures. We observed that the voids became smaller and disappeared with sequential scanning by our newly proposed fast linear annealing(FLA). FLA irradiates the focused line-shape halogen light on the surface while wafer moves from one edge to the other. We also propose the void shrinking mechanism in FLA with the finite differential method (FDM). Our results imply that we may eliminate the voids and enhance the yield for the direct bonding of wafer pairs by employing FLA.

An Experimental Study on the Nano-adhesion of Octadecyltrichlorosilane SAM on the Si Surface (OTS SAM의 미소 응착 특성에 관한 실험적 연구)

  • 윤의성;박지현;양승호;한흥구;공호성
    • Tribology and Lubricants
    • /
    • v.17 no.4
    • /
    • pp.276-282
    • /
    • 2001
  • Nano adhesion between SPM (scanning probe microscope) tips and 075 (octadecyltrichlorosilane) SAM (self-assembled monolayer) was experimentally studied. Tests were performed to measure the nano adhesion and friction in both AFM(atomic force microscope) and LFM(lateral force microscope) modes in various conditions of relative humidity. OTS SAM was formed on Si-wafer (100) surfaces, and Si$_3$N$_4$ tips of different radius of curvature were used. When the surface was hydrophobic, the adhesion and friction forces were found lower than those of bare Si-wafer. Results also showed that micro-adhesion force increased as the relative humidity and the tip radius of curvature increased. The main parameter for affecting the micro-adhesion was found absorbed humidity on the contact surface. These results were discussed with the JKR model and a capillary force caused by absorbed water.

Effect of the Si-adhesive layer defects on the temperature distribution of electrostatic chuck (Si-adhesive 층의 불량에 따른 정전척 온도분포)

  • Lee, Ki Seok
    • Journal of the Semiconductor & Display Technology
    • /
    • v.11 no.2
    • /
    • pp.71-74
    • /
    • 2012
  • Uniformity of the wafer temperature is one of the important factors in etching process. Plasma, chucking force, backside helium pressure and the surface temperature of ESC(electrostatic chuck) affect the wafer temperature. ESC consists of several layers of structure. Each layer has own thermal resistance and the Si-adhesive layer has highest thermal resistance among them. In this work, the temperature distribution of ESC was analyzed by 3-D FEM with various defects and the thickness deviation of the Si-adhesive layer. The result with Si-adhesive layer with the low center thickness deviation shows modified temperature distribution of ESC surface.

The Study on the Machining Characteristics of 300mm Wafer Polishing for Optimal Machining Condition (최적 가공 조건 선정을 위한 300mm 웨이퍼 폴리싱의 가공특성 연구)

  • Won, Jong-Koo;Lee, Jung-Taik;Lee, Eun-Sang
    • Transactions of the Korean Society of Machine Tool Engineers
    • /
    • v.17 no.2
    • /
    • pp.1-6
    • /
    • 2008
  • In recent years, developments in the semiconductor and electronic industries have brought a rapid increase in the use of large size silicon wafer. For further improvement of the ultra precision surface and flatness of Si wafer necessary to high density ULSI, it is known that polishing is very important. However, most of these investigation was experiment less than 300mm diameter. Polishing is one of the important methods in manufacturing of Si wafers and in thinning of completed device wafers. This study reports the machining variables that has major influence on the characteristic of wafer polishing. It was adapted to polishing pressure, machining speed, and the slurry mix ratio, the optimum condition is selected by ultra precision wafer polishing using load cell and infrared temperature sensor. The optimum machining condition is selected a result data that use a pressure and table speed data. By using optimum condition, it achieves a ultra precision mirror like surface.

Fabrication of SiCOI Structures Using SDB and Etch-back Technology for MEMS Applications (SDB와 etch-back 기술에 의한 MEMS용 SiCOI 구조 제조)

  • Jung, Su-Yong;Woo, Hyung-Soon;Chung, Gwiy-Sang
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2003.07b
    • /
    • pp.830-833
    • /
    • 2003
  • This paper describes the fabrication and characteristics of 3C-SiCOI sotctures by SDB and etch-back technology for high-temperature MEMS applications. In this work, insulator layers were formed on a heteroepitaxial 3C-SiC film grown on a Si(001) wafer by thermal wet oxidation and PECVD process, successively. The pre-bonding of two polished PECVD oxide layers made the surface activation in HF and bonded under applied pressure. The wafer bonding characteristics were evaluated by the effect of HF concentration used in the surface treatment on the roughness of the oxide and pre-bonding strength. Hydrophilic character of the oxidized 3C-SiC film surface was investigated by ATR-FTIR. The strength of the bond was measured by tensile strengthmeter. The bonded interface was also analyzed by SEM. The properties of fabricated 3C-SiCOI structures using etch-back technology in TMAH solution were analyzed by XRD and SEM. These results indicate that the 3C-SiCOI structure will offers significant advantages in the high-temperature MEMS applications.

  • PDF

Physical Characteristics of 3C-SiC Thin-films Grown on Si(100) Wafer (Si(100) 기판 위에 성장돈 3C-SiC 박막의 물리적 특성)

  • ;;Shigehiro Nishino
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.15 no.11
    • /
    • pp.953-957
    • /
    • 2002
  • Single crystal 3C-SiC (cubic silicon carbide) thin-films were deposited on Si(100) wafer up to the thickness of 4.3 ${\mu}{\textrm}{m}$ by APCVD (atmospheric pressure chemical vapor deposition) method using HMDS (hexamethyildisilane; {CH$_{3}$$_{6}$ Si$_{2}$) at 135$0^{\circ}C$. The HMDS flow rate was 0.5 sccm and the carrier gas flow rate was 2.5 slm. The HMDS flow rate was important to get a mirror-like crystal surface. The growth rate of the 3C-SiC film was 4.3 ${\mu}{\textrm}{m}$/hr. The 3C-SiC epitaxial film grown on Si(100) wafer was characterized by XRD (X-ray diffraction), AFM (atomic force microscopy), RHEED (reflection high energy electron diffraction), XPS (X-ray photoelecron spectroscopy), and Raman scattering, respectively. Two distinct phonon modes of TO (transverse optical) near 796 $cm^{-1}$ / and LO (longitudinal optical) near 974$\pm$1 $cm^{-1}$ / of 3C-SiC were observed by Raman scattering measurement. The heteroepitaxially grown film was identified as the single crystal 3C-SiC phase by XRD spectra (2$\theta$=41.5。).).

Characteristics of Ni/SiC Schottky Diodes Grown by ICP-CVD

  • Gil, Tae-Hyun;Kim, Han-Soo;Kim, Yong-Sang
    • KIEE International Transactions on Electrophysics and Applications
    • /
    • v.4C no.3
    • /
    • pp.111-116
    • /
    • 2004
  • The Ni/SiC Schottky diode was fabricated with the $\alpha$-SiC thin film grown by the ICP-CVD method on a (111) Si wafer. $\alpha$-SiC film has been grown on a carbonized Si layer in which the Si surface was chemically converted to a very thin SiC layer achieved using an ICP-CVD method at $700^{\circ}C$. To reduce defects between the Si and $\alpha$-SiC, the surface of the Si wafer was slightly carbonized. The film characteristics of $\alpha$-SiC were investigated by employing TEM (Transmission Electron Microscopy) and FT-IR (Fourier Transform Infrared Spectroscopy). Sputterd Ni thin film was used as the anode metal. The boundary status of the Ni/SiC contact was investigated by AES (Auger Electron Spectroscopy) as a function of the annealing temperature. It is shown that the ohmic contact could be acquired beyond a 100$0^{\circ}C$ annealing temperature. The forward voltage drop at 100A/cm was I.0V. The breakdown voltage of the Ni/$\alpha$-SiC Schottky diode was 545 V, which is five times larger than the ideal breakdown voltage of the silicon device. As well, the dependence of barrier height on temperature was observed. The barrier height from C- V characteristics was higher than those from I-V.

Direct Bonding of Si || SiO2/Si3N4 || Si Wafer Pairs With a Furnace (전기로를 이용한 Si || SiO2/Si3N4 || Si 이종기판쌍의 직접접합)

  • Lee, Sang-Hyeon;Lee, Sang-Don;Seo, Tae-Yun;Song, O-Seong
    • Korean Journal of Materials Research
    • /
    • v.12 no.2
    • /
    • pp.117-120
    • /
    • 2002
  • We investigated the possibility of direct bonding of the Si ∥SiO$_2$/Si$_3$N$_4$∥Si wafers for Oxide-Nitride-Oxide(ONO) gate oxide applications. 10cm-diameter 2000$\AA$-thick thermal oxide/Si(100) and 500$\AA$-Si$_3$N$_4$LPCVD/Si (100) wafers were prepared, and wet cleaned to activate the surface as hydrophilic and hydrophobic states, respectively. Cleaned wafers were premated wish facing the mirror planes by a specially designed aligner in class-100 clean room immediately. Premated wafer pairs were annealed by an electric furnace at the temperatures of 400, 600, 800, 1000, and 120$0^{\circ}C$ for 2hours, respectively. Direct bonded wafer pairs were characterized the bond area with a infrared(IR) analyzer, and measured the bonding interface energy by a razor blade crack opening method. We confirmed that the bond interface energy became 2,344mJ/$\m^2$ when annealing temperature reached 100$0^{\circ}C$, which were comparable with the interface energy of homeogenous wafer pairs of Si/Si.

A Study on the Optimal Machining of 12 inch Wafer Polishing by Taguchi Method (다구찌 방법에 의한 12인치 웨이퍼 폴리싱의 가공특성에 관한 연구)

  • Choi, Woong-Kirl;Choi, Seung-Gun;Shin, Hyun-Jung;Lee, Eun-Sang
    • Journal of the Korean Society of Manufacturing Process Engineers
    • /
    • v.11 no.6
    • /
    • pp.48-54
    • /
    • 2012
  • In recent years, developments in the semiconductor and electronic industries have brought a rapid increase in the use of large size silicon. However, for many companies, it is hard to produce 400mm or 450mm wafers, because of excesive funds for exchange the equipments. Therefore, it is necessary to investigate 300mm wafer to obtain a better efficiency and a good property rate. Polishing is one of the important methods in manufacturing of Si wafers and in thinning of completed device wafers. This research investigated the surface characteristics that apply variable machining conditions and Taguchi Method was used to obtain more flexible and optimal condition. In this study, the machining conditions have head speed, oscillation speed and polishing time. By using optimum condition, it achieves a ultra precision mirror like surface.