• Title/Summary/Keyword: Si MOSFET

Search Result 332, Processing Time 0.029 seconds

Nano-Mechanical Studies of HfOx Thin Film for Oxygen Outgasing Effect during the Annealing Process (고온 열처리 과정에서 산소 Outgasing 효과에 의한 HfOx 박막의 Nanomechanics 특성 연구)

  • Park, Myung Joon;Kim, Sung Joon;Lee, Si Hong;Kim, Soo In;Lee, Chang Woo
    • Journal of the Korean Vacuum Society
    • /
    • v.22 no.5
    • /
    • pp.245-249
    • /
    • 2013
  • The $HfO_X$ thin film was deposited what it has been paid attention to the next generation oxide thin layer of MOSFET (metal-Oxide semiconductor field-effect-transistor) by rf magnetron sputter on Si (100) substrate. The $HfO_X$ thin film was deposited using a various oxygen gas flows (5, 10, 15 sccm). After deposition, $HfO_X$ thin films were annealed from 400 to $800^{\circ}C$ for 20 min in nitrogen ambient. The electrical characteristics of the $HfO_X$ thin film was improved by leakage current properties, depending on the increase of oxygen gas flow and annealing temperature. In particular, the properties of nano-mechanics of $HfO_X$ thin films were measured by AFM and Nano-indenter. From the results, the maximum indentation depth at the basis of maximum indentation force was increased from 24.9 to 38.8 nm according to increase the annealing temperature. Especially, the indentation depth was increased rapidly at $800^{\circ}C$. The rapid increasement of indentation depth was expected to be due to the change of residual stress in the $HfO_X$ thin film, and this result was caused by relative flux of oxygen outgasing during the annealing process.

Mixed-mode simulation of transient characteristics of 4H-SiC DMOSFETs - Impact off the interface changes (Mixde-mode simulation을 이용한 4H-SiC DMOSFETs의 계면상태에서 포획된 전하에 따른 transient 특성 분석)

  • Kang, Min-Seok;Choe, Chang-Yong;Bang, Wook;Kim, Sang-Chul;Kim, Nam-Kyun;Koo, Sang-Mo
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2009.11a
    • /
    • pp.55-55
    • /
    • 2009
  • Silicon Carbide (SiC) is a material with a wide bandgap (3.26eV), a high critical electric field (~2.3MV/cm), a and a high bulk electron mobility (${\sim}900cm^2/Vs$). These electronic properties allow high breakdown voltage, high frequency, and high temperature operation compared to Silicon devices. Although various SiC DMOSFET structures have been reported so far for optimizing performances. the effect of channel dimension on the switching performance of SiC DMOSFETs has not been extensively examined. In this paper, we report the effect of the interface states ($Q_s$) on the transient characteristics of SiC DMOSFETs. The key design parameters for SiC DMOSFETs have been optimized and a physics-based two-dimensional (2-D) mixed device and circuit simulator by Silvaco Inc. has been used to understand the relationship with the switching characteristics. To investigate transient characteristic of the device, mixed-mode simulation has been performed, where the solution of the basic transport equations for the 2-D device structures is directly embedded into the solution procedure for the circuit equations. The result is a low-loss transient characteristic at low $Q_s$. Based on the simulation results, the DMOSFETs exhibit the turn-on time of 10ns at short channel and 9ns at without the interface charges. By reducing $SiO_2/SiC$ interface charge, power losses and switching time also decreases, primarily due to the lowered channel mobilities. As high density interface states can result in increased carrier trapping, or recombination centers or scattering sites. Therefore, the quality of $SiO_2/SiC$ interfaces is important for both static and transient properties of SiC MOSFET devices.

  • PDF

A Study of Titanium and Cobalt Silicide (Titanium과 Cobalt silicide의 연구)

  • Kim, Sang-Yong;Yu, Seok-Bin;Seo, Yong-Jin;Kim, Tae-Hyung;Kim, Chang-Il;Chang, Eui-Goo
    • Proceedings of the KIEE Conference
    • /
    • 1989.11a
    • /
    • pp.122-126
    • /
    • 1989
  • A composite polycide struoture consisting of refractory metal and noble metal silicide film on top of polysilicon bas been considered as a replacement for polysilicon as a gate electrode and Interconnect line in MOSFET integrated circuits. In this paper presents divice characteristics of NOS with $TiSi_2/n^+$polyoide and $CoSi_2/n^+$polycide gate. Also, evaporated Ti,Co films on polysilicon has been annealed by RTA and furnace annealing in $N_2$ abient at temperature of $400^{\circ}C-1000^{\circ}C$. The Ti-,Co-silioide formation is characterized by 4-point probe, silicide growth rate and Its reproductivity bas been examined by SEM.

  • PDF

Effect of High Pressure Deuterium post-annealing Annealing on the Electrical and Reliability properties of 80nm DRAM (80nm DRAM의 고압중수소 열처리에 따른 전기적 신뢰성 특성 영향)

  • Chang, Hyo-Sik;Cho, Kyoon;Suh, Jai-Bum;Hong, Sung-Joo;Jang, Man;Hwang, Hyun-Sang
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2008.11a
    • /
    • pp.117-118
    • /
    • 2008
  • High-pressure deuterium annealing process is proposed and investigated for enhanced electrical and reliability properties of 512Mb DDR2 DRAM without increase in process complexity. High pressure deuterium annealing (HPDA) introduced during post metal anneal (PMA) improves not only DRAM performance but also reliability characteristics of MOSFET. Compared with a control sample annealed in a conventional forming gas, additional annealing in a high pressure deuterium ambient at $400^{\circ}C$ for 30 min decreased G1DL current and junction leakage. The improvements can be explained by deuterium incorporation at $SiO_2$/Si substrate interface near isolation trench edge.

  • PDF

채널 도핑에 따른 NMOSFET 소자의 핫 캐리어 열화 특성

  • Han, Chang-Hun;Lee, Gyeong-Su;Lee, Jun-Gi;Choe, Byeong-Deok
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 2012.02a
    • /
    • pp.353-353
    • /
    • 2012
  • 채널 도핑이 다른 비대칭 구조를 갖는 NMOSFET의 게이트 전압에 따른 Drain saturation current (IDSAT), maximum transconductance (GM) 및 threshold voltage (VT)와 같은 다양한 변수를 측정하였고 DAHC (Drain avalanche hot carriers) 스트레스에 따른 특성을 추출하였다. 전기적 특성은 반도체 파라미터 분석기를 사용하여 Probe system에서 진행되었다. 문턱전압은 Normal channel dopoing의 경우 0.67 V, High channel doping의 경우 0.74 V로 High channel doping된 소자가 상대적으로 높은 문턱전압을 보였다. Swing의 경우 Normal channel doping의 경우 87 mV/decade, high channel doping의 경우 92 mV/decade으로 High channel doping된 소자가 더 높은 Swing값을 보였다. 스트레스 인가 후 두 소자 모두 문턱전압이 증가하고 ON-current가 감소하였다. High channel doing된 소자의 경우 Normal channel doping된 소자보다 문턱전압의 증가율과 Current 감소율 측면 모두 스트레스에 더 민감하게 반응하였다. 문턱전압이 서로 다른 비대칭 NMOSFET의 핫 캐리어 특성을 비교, 분석결과 스트레스 인가에 따라 채널 도핑이 높아질수록 드레인과 게이트간의 더 높은 전계가 생겨 게이트 산화막과 Si/SiO2 계면의 손상이 더 발생하였다. 따라서 채널 도핑이 상대적으로 높은 트랜지스터가 핫 캐리어에 의한 계면 트랩 생성 비율이 더 높다는 것을 알 수 있다.

  • PDF

Microwave Annealing을 이용한 MOS Capacitor의 특성 개선

  • Jo, Gwang-Won;Jo, Won-Ju
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 2013.08a
    • /
    • pp.241.1-241.1
    • /
    • 2013
  • 최근 고집적화된 금속-산화막 반도체 metal oxide semiconductor (MOS) 소자는 크기가 점점 작아짐에 따라 얇은 산화막과 다양한 High-K 물질과 전극에 대하여 연구되고 있다. 이러한 소자의 열적 안정성과 균일성을 얻기 위해 다양한 열처리 방법이 사용되고 있으며, 일반적인 열처리 방법으로는 conventional thermal annealing (CTA)과 rapid thermal annealing (RTA)이 많이 이용되고 있다. 본 실험에서는 microwave radiation에 의한 열처리로 소자의 특성을 개선시킬 수 있다는 사실을 확인하였고, 상대적으로 $100^{\circ}C$ 이하의 저온에서도 공정이 이루어지기 때문에 열에 의한 소자 특성의 열화를 억제할 수 있으며, 또한 짧은 처리 시간 및 공정의 단순화로 비용을 효과적으로 절감할 수 있다. 본 실험에서는 metal-oxide-silicon (MOS) 구조의 capacitor를 제작한 다음, 기존의 CTA나 RTA 처리가 아닌 microwave radiation을 실시하여 MOS capacitor의 전기적인 특성에 미치는 microwave radiation 효과를 평가하였다. 본 실험은 p-type Si 기판에 wet oxidation으로 300 nm 성장된 SiO2 산화막 위에 titanium/aluminium (Ti/Al) 금속 전극을 E-beam evaporator로 형성하여 capacitance-voltage (C-V) 특성 및 current-voltage (I-V) 특성을 평가하였다. 그 결과, microwave 처리를 통해 flat band voltage와 hysteresis 등이 개선되는 것을 확인하였고, microwave radiation 파워와 처리 시간을 최적화하였다. 또한 일반적인 CTA 열처리 소자와 비교하여 유사한 전기적 특성을 확인하였다. 이와 같은 microwave radiation 처리는 매우 낮은 온도에서 공정이 이루어짐에도 불구하고 시료 내에서의 microwave 에너지의 흡수가 CTA나 RTA 공정에서의 열에너지 흡수보다 훨씬 효율적으로 이루어지며, 결과적으로 산화막과 실리콘 기판의 계면 특성 개선에 매우 효과적이라는 것을 나타낸다. 따라서, microwave radiation 처리는 향후 저온공정을 요구하는 nano-scale MOSFET의 제작 및 저온 공정이 필수적인 display 소자 제작의 해결책으로 기대한다.

  • PDF

Band alignment and optical properties of $(ZrO_2)_{0.66}(HfO_2)_{0.34}$ gate dielectrics thin films on p-Si (100)

  • Tahir, D.;Kim, K.R.;Son, L.S.;Choi, E.H.;Oh, S.K.;Kang, H.J.;Heo, S.;Chung, J.G.;Lee, J.C.
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 2010.02a
    • /
    • pp.381-381
    • /
    • 2010
  • $(ZrO_2)_{0.66}(HfO_2)_{0.34}$ thin films as gate dielectrics have been proposed to overcome the problems of tunneling current and degradation mobility inachieving a thin equivalent oxide thickness. An extremely thin $SiO_2$ layer is used in order to separate the carrier in MOSFET channel from the dielectric field fluctuation caused by phonons in the dielectric which decreases the carrier mobility. The electronic and optical properties influenced the device performance to a great extent. $(ZrO_2)_{0.66}(HfO_2)_{0.34}$ dielectric films on p-Si (100) were grown by atomic layer deposition method, for which the conduction band offsets, valence band offsets and band gapswere obtained by using X-ray photoelectron spectroscopy and reflection electron energy loss spectroscopy. The band gap, valence and conduction band offset values for $(ZrO_2)_{0.66}(HfO_2)_{0.34}$ dielectric thin film, grown on Si substrate were about 5.34, 2.35 and 1.87 eV respectively. This band alignment was similar to that of $ZrO_2$. In addition, The dielectric function (k, $\omega$), index of refraction n and the extinction coefficient k for the $(ZrO_2)_{0.66}(HfO_2)_{0.34}$ thin films were obtained from a quantitative analysis of REELS data by comparison to detailed dielectric response model calculations using the QUEELS-$\varepsilon$(k, $\omega$)-REELS software package. These optical properties are similar with $ZrO_2$ dielectric thin films.

  • PDF

The Impact of NiO on the Electrical Characteristics of AlGaN/GaN MOSHFET (NiO 게이트 산화막에 의한 AlGaN/GaN MOSHFET의 전기적 특성 변화)

  • Park, Yong Woon;Yang, Jeon Wook
    • Journal of IKEEE
    • /
    • v.25 no.3
    • /
    • pp.511-516
    • /
    • 2021
  • The electrical characteristics of AlGaN/GaN/HEMT and MOSHFETs with NiO were studied. The threshold voltage of NiO MOSHFET revealed positive shift of +1.03 V than the -3.79 V of HEMT and negative shift of -1.73 V for SiO2 MOSHFET. Also, NiO MOSHFET showed better linearity in drain current corresponding to gate voltage and higher transconductance at positive gate voltage than the others. The response of gate pulse with base voltage of -5 V was different for both transistors as HEMT showed 20 % drain current decrease at the frequency range of 0.1 Hz~10 Hz and NiO MOSHFET decreased continuously above 10 Hz.

Extraction of Bias and Gate Length dependent data of Substrate Parameters for RF CMOS Devices (RF CMOS 소자 기판 파라미터의 바이어스 및 게이트 길이 종속데이터 추출)

  • Lee, Yong-Taek;Choi, Mun-Sung;Lee, Seong-Hearn
    • Proceedings of the IEEK Conference
    • /
    • 2004.06b
    • /
    • pp.347-350
    • /
    • 2004
  • The substrate parameters of Si MOSFET equivalent circuit model were directly extracted from measured S-Parameters in the GHz region by using simple 2-port parameter equations. Using the above extract ion method, bias and gate length dependent curves of substrate parameters in the RF region are obtained by varying drain voltage at several short channel devices with various gate lengths. These extract ion data will greatly contribute to scalable RF nonlinear substrate modeling.

  • PDF

A Study on Contact Resistance Reduction in Ni Germanide/Ge using Sb Interlayer

  • Kim, Jeyoung;Li, Meng;Lee, Ga-Won;Oh, Jungwoo;Lee, Hi-Deok
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.16 no.2
    • /
    • pp.210-214
    • /
    • 2016
  • In this paper, the decrease in the contact resistance of Ni germanide/Ge contact was studied as a function of the thickness of the antimony (Sb) interlayer for high performance Ge MOSFETs. Sb layers with various thickness of 2, 5, 8 and 12 nm were deposited by RF-Magnetron sputter on n-type Ge on Si wafers, followed by in situ deposition of 15nm-thick Ni film. The contact resistance of samples with the Sb interlayer was lower than that of the reference sample without the Sb interlayer. We found that the Sb interlayer can lower the contact resistance of Ni germanide/Ge contact but the reduction of contact resistance becomes saturated as the Sb interlayer thickness increases. The proposed method is useful for high performance n-channel Ge MOSFETs.