• 제목/요약/키워드: SOI-MOSFET

검색결과 116건 처리시간 0.026초

SiGe/Si 이종접합구조의 채널을 이용한 SOI n-MOSFET의 DC 특성 (DC Characteristic of Silicon-on-Insulator n-MOSFET with SiGe/Si Heterostructure Channel)

  • 최아람;최상식;양현덕;김상훈;이상흥;심규환
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 2006년도 하계학술대회 논문집 Vol.7
    • /
    • pp.99-100
    • /
    • 2006
  • Silicon-on-insulator(SOI) MOSFET with SiGe/Si heterostructure channel is an attractive device due to its potent use for relaxing several limits of CMOS scaling, as well as because of high electron and hole mobility and low power dissipation operation and compatibility with Si CMOS standard processing. SOI technology is known as a possible solution for the problems of premature drain breakdown, hot carrier effects, and threshold voltage roll-off issues in sub-deca nano-scale devices. For the forthcoming generations, the combination of SiGe heterostructures and SOI can be the optimum structure, so that we have developed SOI n-MOSFETs with SiGe/Si heterostructure channel grown by reduced pressure chemical vapor deposition. The SOI n-MOSFETs with a SiGe/Si heterostructure are presented and their DC characteristics are discussed in terms of device structure and fabrication technology.

  • PDF

절연체위의 다결정실리콘 재결정화 공정최적화와 그 전기적 특성 연구 (Optical process of polysilicaon on insulator and its electrical characteristics)

  • 윤석범;오환술
    • E2M - 전기 전자와 첨단 소재
    • /
    • 제7권4호
    • /
    • pp.331-340
    • /
    • 1994
  • Polysilicon on insulator has been recrystallized by zone melting recrystallization method with graphite strip heaters. Experiments are performed with non-seed SOI structures. When the capping layer thickness of Si$\_$3/N$\_$4//SiO$\_$2/ is 2.0.mu.m, grain boundaries are about 120.mu.m spacing and protrusions reduced. After the seed SOI films are annealed at 1100.deg. C in NH$\_$3/ ambient for 3 hours, the recrystallized silicon surface has convex shape. After ZMR process, the tensile stress is 2.49*10$\^$9/dyn/cm$\^$2/ and 3.74*10$\^$9/dyn/cm$\^$2/ in the seed edge and seed center regions. The phenomenon of convex shape and tensile stress difference are completely eliminated by using the PSG/SiO$\_$2/ capping layer. The characterization of SOI films are showed that the SOI films are improved in wetting properties. N channel SOI MOSFET has been fabricated to investigate the electrical characteristics of the recrystallized SOI films. In the 0.7.mu.m thickness SOI MOSFET, kink effects due to the floating substrate occur and the electron mobility was calculated from the measured g$\_$m/ characteristics, which is about 589cm$\^$2//V.s. The recrystallized SOI films are shown to be a good single crystal silicon.

  • PDF

Non-Overlapped Single/Double Gate SOI/GOI MOSFET for Enhanced Short Channel Immunity

  • Sharma, Sudhansh;Kumar, Pawan
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • 제9권3호
    • /
    • pp.136-147
    • /
    • 2009
  • In this paper we analyze the influence of source/drain (S/D) extension region design for minimizing short channel effects (SCEs) in 25 nm gate length single and double gate Silicon-on-Insulator (SOI) and Germanium-on-Insulator (GOI) MOSFETs. A design methodology, by evaluatingm the ratio of the effective channel length to the natural length for the different devices (single or double gate FETs) and technology (SOI or GOI), is proposed to minimize short channel effects (SCEs). The optimization of non-overlapped gate-source/drain i.e. underlap channel architecture is extremely useful to limit the degradation in SCEs caused by the high permittivity channel materials like Germanium as compared to that exhibited in Silicon based devices. Subthreshold slope and Drain Induced Barrier Lowering results show that steeper S/D gradients along with wider spacer regions are needed to suppress SCEs in GOI single/double gate devices as compared to Silicon based MOSFETs. A design criterion is developed to evaluate the minimum spacer width associated with underlap channel design to limit SCEs in SOI/GOI MOSFETs.

SOI 소자에서의 바디 전압 안정화를 위한 실리콘 필름 Island 구조 (Stabilization of Body Bias Control in SOI Devices by Adopting Si Film Island)

  • 정인영;이종호;박영준;민홍식
    • 전자공학회논문지D
    • /
    • 제36D권1호
    • /
    • pp.100-106
    • /
    • 1999
  • SOI MOSFET에서 바디 전압을 안정시키기 위하여 바디 저항과 콘택 소모면적을 줄이면서도 SOI 고유의 장점을 그대로 유지시키는 IBC(Island Body Contact) 구조를 창안하였다. 이 구조는 여러 MOSFEET 들의 바디를 서로 연결하여 같이 콘택을 형성함으로써 면적의 증가 없이 훌륭한 바디 콘택효과를 갖게 된다. VLSI 소자로서의 그 가능성을 소자 시뮬레이션과 제작된 소자와 회로의 측정실험을 통하여 확인하였다.

  • PDF

트랜치 기법을 이용한 SOI MOSFET의 전기적인 특성에 관한 연구 (A New Structure of SOI MOSFETs Using Trench Mrthod)

  • 박윤식
    • 한국컴퓨터산업교육학회:학술대회논문집
    • /
    • 한국컴퓨터산업교육학회 2003년도 제4회 종합학술대회 논문집
    • /
    • pp.67-70
    • /
    • 2003
  • In this paper, propose a new structure of MOFET(Metal-Oxide-Semiconductor Field Effect Transistor) which is widely application for semiconductor technologies. Eleminate the latch-up effect caused by closed devices when conpose a electronic circuit using proposed devices. In this device have a completely isolation structure, and advantage of leakage current elimination. Each independent devices are isolated by trench-well and oxide layer of SOI substrate. Using trench gate and self aligned techniques reduces parasitic capacitance between gate and source, drain. In this paper, we proposed the new structure of SOI MOSFET which has completely isolation and contains trench gate electrodes and SOI wafers. It is simulated by MEDICI that is device simulator.

  • PDF

SOI형 대칭 DG MOSFET의 문턱전압 도출에 대한 간편한 해석적 모델 (A simple analytical model for deriving the threshold voltage of a SOI type symmetric DG-MOSFET)

  • 이정호;서정하
    • 대한전자공학회논문지SD
    • /
    • 제44권7호통권361호
    • /
    • pp.16-23
    • /
    • 2007
  • 본 논문에서는 완전 공핍된 SOI형 대칭 이중게이트 MOSFET의 문턱 전압에 대한 간단한 해석적 모델을 제시하고자 실리콘 몸체 내의 전위 분포를 근사적으로 채널에 수직한 방향의 좌표에 대해 4차 다항식으로 가정하였다. 이로써 2차원 포아송 방정식을 풀어 표면 전위의 표현식을 도출하고, 이 결과로부터 드레인 전압 변화에 의한 문턱 전압의 roll-off를 비교적 정확하게 기술할 수 있는 문턱 전압의 표현식을 closed-form의 간단한 표현식으로 도출하였다. 도출된 표현식으로 모의 실험을 수행한 결과 $0.01\;[{\mu}m]$의 실리콘 채널 길이 범위까지 채널 길이에 지수적으로 감소하는 것을 보이는 비교적 정확한 결과를 얻을 수 있음을 확인하였다.

매몰된 island 구조를 갖는 SOI MOSFET 소자의 제안 (A suggestion of the SOI MOSFET device with buried island structure)

  • 이호준;김충기
    • 대한전기학회:학술대회논문집
    • /
    • 대한전기학회 1992년도 하계학술대회 논문집 B
    • /
    • pp.806-808
    • /
    • 1992
  • This paper describes a buried-island SOI MOSFET structure which can reduce the edge channel effect by improving the interface properties at the side wall of active island and by reducing the strength of electric field applied at the upper corner of the side wall from the gate. Also, the buried-island SOl structure can obtain the uniform thickness of SOl film. The buried-island structure can be achieved by Zone- Melting-Recrystallization of polysilicon and polishing. Both simulated and experimental results show that the buried-island SOl NMOSFET has less edge channel effect than the conventional SOl NMOSFET using LOCOS or mesa isolation technique.

  • PDF

격자온도 불균일 조건에서 SOI n-MOSFET의 전기적 특성 (Electrical properties of SOI n-MOSFET's under nonisothermal lattice temperature)

  • 김진양;박영준;민홍식
    • 전자공학회논문지A
    • /
    • 제33A권3호
    • /
    • pp.89-95
    • /
    • 1996
  • In this ppaer, temeprature dependent transport and heat transport models have been incorperated to the two dimensional device simulator SNU-2D provides a solid bse for nonisothermal device simulation. As an example to study the nonisothermal problem. we consider SOI MOSFET's I-V characteristics have been simulated and compared with the measurements. It is shown that negative slopes in the Ids-Vds characteristics are casused by the temperature dependence of the saturation velocity and the degradation of the temperature dependence mobility. Also it is shown that the kink effect occurs when impact ionization near the drain produces a buildup of holes in this isolated device island, and the hysteresis is caused by the creation of holes in the channel and their flow to the source.

  • PDF

Analysis of 1/f Noise in Fully Depleted n-channel Double Gate SOI MOSFET

  • Kushwaha Alok;Pandey Manoj Kumar;Pandey Sujata;Gupta A.K.
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • 제5권3호
    • /
    • pp.187-194
    • /
    • 2005
  • An analysis of the 1/f or flicker noise in FD n-channel Double Gate SOI MOSFET is proposed. In this paper, the variation of power spectral density (PSD) of the equivalent noise voltage and noise current with respect to frequency, channel length and gate-to-source voltage at various temperatures and exponent $C(i.e\;1/f^c$ is reported. The temperature is varied 125 K from to room temperature. The variation of PSD with respect to channel length down to $0.1{\mu}m$ technology is considered. It is analyzed that l/f noise in FD n-channel Double Gate SOI MOSFET is due to both carrierdensity fluctuations and mobility-fluctuations. But controversy still exits to its origin.

SOI MOSFET의 단채널 효과를 고려한 문턱전압과 I-V특성 연구 (A Study on Threshold Voltage and I-V Characteristics by considering the Short-Channel Effect of SOI MOSFET)

  • 김현철;나준호;김철성
    • 전자공학회논문지A
    • /
    • 제31A권8호
    • /
    • pp.34-45
    • /
    • 1994
  • We studied threshold voltages and I-V characteristics. considering short channel effect of the fully depleted thin film n-channel SOI MOSFET. We presented a charge sharing model when the back surface of short channel shows accumulation depletion and inversion state respectively. A degree of charge sharing can be compared according to each of back-surface conditions. Mobility is not assumed as constant and besides bulk mobility both the mobility defined by acoustic phonon scattering and the mobility by surface roughness scattering are taken into consideration. I-V characteristics is then implemented by the mobility including vertical and parallel electric field. kThe validity of the model is proved with the 2-dimensional device simulation (MEDICI) and experimental results. The threshold voltage and charge sharing region controlled by source or drain reduced with increasing back gate voltage. The mobility is dependent upon scattering effect and electric field. so it has a strong influence on I-V characteristics.

  • PDF